Towards the hierarchical design of multilayer QCA logic circuit

被引:42
作者
Sen, Bibhash [1 ]
Nag, Anirban [2 ]
De, Asmit [1 ]
Sikdar, Biplab K. [3 ]
机构
[1] Natl Inst Technol, Dept Comp Sci & Engn, Durgapur, India
[2] Univ Utah, Sch Comp, Utah, UT 84102 USA
[3] Indian Inst Engn Sci & Technol, Dept Comp Sci & Technol, Sibpur, India
关键词
Quantum-dot Cellular Automata; Multiplexer; Radius of effect; Multilayer design; Hierarchical design; DOT CELLULAR-AUTOMATA; ADDER; IMPLEMENTATION;
D O I
10.1016/j.jocs.2015.09.010
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
As a potential alternative to CMOS technology, Quantum-dot Cellular Automata (QCA) promises efficient digital design with high device density and low power dissipation in the future. This work targets the development of multi-layered architecture in the QCA framework with the goal to build an efficient methodology for QCA based digital logic design. A strategy for modelling, digital devices around QCA multiplexer is framed, which directs to the conception of complex digital circuits with high device density and low latency (i.e., more quick functioning). The proposed multilayer design also points to inherent aspects of radius of effect of QCA cells and the layer spacing in multilayer architecture. Minimum clock zone (2 clock) with high compaction (0.01 mu m(2)) is achieved for the multiplexer designed in QCA framework. A heuristic approach to synthesize multilayer synchronized QCA logic circuit is also proposed. Experimental results illustrate significant improvements in design level in terms of circuit area, cell count and clock over that of conventional design approaches. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:233 / 244
页数:12
相关论文
共 50 条
[31]   Design of new single-bit multilayer ALU in QCA technology [J].
Faraji, Reza ;
Rezai, Abdalhossein .
INTEGRATION-THE VLSI JOURNAL, 2025, 103
[32]   QCA-based Hamming code circuit for nano communication network [J].
Huang, Jianhong ;
Xie, Guangjun ;
Kuang, Rui ;
Deng, Feifei ;
Zhang, Yongqiang .
MICROPROCESSORS AND MICROSYSTEMS, 2021, 84 (84)
[33]   Design and Simulation of Novel D Flip-Flop Based Sequential Logic Circuits in QCA [J].
Lee, J. S. ;
Jeon, J. C. .
ADVANCED SCIENCE LETTERS, 2017, 23 (10) :10102-10106
[34]   Architecture for an external input into a molecular QCA circuit [J].
Walus, Konrad ;
Karim, Faizal ;
Ivanov, Andre .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2009, 8 (01) :35-42
[35]   Design and analysis of area efficient QCA based reversible logic gates [J].
Singh, Gurmohan ;
Sarin, R. K. ;
Raj, Balwinder .
MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 :59-68
[36]   Design of high-performance QCA incrementer/decrementer circuit based on adder/subtractor methodology [J].
Safoev, Nuriddin ;
Jeon, Jun-Cheol .
MICROPROCESSORS AND MICROSYSTEMS, 2020, 72
[37]   Design of reliable universal QCA logic in the presence of cell deposition defect [J].
Sen, Bibhash ;
Mukherjee, Rijoy ;
Mohit, Kumar ;
Sikdar, Biplab K. .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (08) :1285-1297
[38]   DESIGN OF A MULTI-LAYERED QCA CONFIGURABLE LOGIC BLOCK FOR FPGAs [J].
Ghosh, Bahniman ;
Chandra, J. Siva ;
Salimath, Akshaykumar .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (06)
[39]   Design and Implementation of Encoding and Check Code Circuit with Hamming Code on QCA [J].
Xie, Guangjun ;
Xiang, Yunlong ;
Zhang, Yongqiang ;
Liu, Shuai ;
Lv, Hongjun .
INTERNATIONAL JOURNAL OF UNCONVENTIONAL COMPUTING, 2014, 10 (5-6) :391-404
[40]   Novel circuit design for content-addressable memory in QCA technology [J].
Mohammad Enayati ;
Abdalhossein Rezai ;
Asghar Karimi .
Photonic Network Communications, 2023, 45 :79-88