Towards the hierarchical design of multilayer QCA logic circuit

被引:42
作者
Sen, Bibhash [1 ]
Nag, Anirban [2 ]
De, Asmit [1 ]
Sikdar, Biplab K. [3 ]
机构
[1] Natl Inst Technol, Dept Comp Sci & Engn, Durgapur, India
[2] Univ Utah, Sch Comp, Utah, UT 84102 USA
[3] Indian Inst Engn Sci & Technol, Dept Comp Sci & Technol, Sibpur, India
关键词
Quantum-dot Cellular Automata; Multiplexer; Radius of effect; Multilayer design; Hierarchical design; DOT CELLULAR-AUTOMATA; ADDER; IMPLEMENTATION;
D O I
10.1016/j.jocs.2015.09.010
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
As a potential alternative to CMOS technology, Quantum-dot Cellular Automata (QCA) promises efficient digital design with high device density and low power dissipation in the future. This work targets the development of multi-layered architecture in the QCA framework with the goal to build an efficient methodology for QCA based digital logic design. A strategy for modelling, digital devices around QCA multiplexer is framed, which directs to the conception of complex digital circuits with high device density and low latency (i.e., more quick functioning). The proposed multilayer design also points to inherent aspects of radius of effect of QCA cells and the layer spacing in multilayer architecture. Minimum clock zone (2 clock) with high compaction (0.01 mu m(2)) is achieved for the multiplexer designed in QCA framework. A heuristic approach to synthesize multilayer synchronized QCA logic circuit is also proposed. Experimental results illustrate significant improvements in design level in terms of circuit area, cell count and clock over that of conventional design approaches. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:233 / 244
页数:12
相关论文
共 50 条
[21]   Design of efficient multilayer RAM cell in QCA framework [J].
Singh, Rupali ;
Sharma, Devendra Kumar .
CIRCUIT WORLD, 2021, 47 (01) :31-41
[22]   QCA based design of Polar encoder circuit for nano communication network [J].
Das, Jadav Chandra ;
De, Debashis .
NANO COMMUNICATION NETWORKS, 2018, 18 :82-92
[23]   Multifunction Reversbile Logic Gate: Logic Synthesis and Design Implementation in QCA [J].
Bilal, Bisma ;
Ahmed, Suhaib ;
Kakkar, Vipan .
2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2017, :1385-1390
[24]   Design of a practical fault-tolerant adder in QCA [J].
Kumar, Dharmendra ;
Mitra, Debasis .
MICROELECTRONICS JOURNAL, 2016, 53 :90-104
[25]   On fault-tolerant design of Exclusive-OR gates in QCA [J].
Kumar, Dharmendra ;
Mitra, Debasis ;
Bhattacharya, Bhargab B. .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (03) :896-906
[26]   Cost-effective synthesis of QCA logic circuit using genetic algorithm [J].
Pramanik, Amit Kumar ;
Mahalat, Mahabub Hasan ;
Pal, Jayanta ;
Ahmadpour, Seyed-Sajad ;
Sen, Bibhash .
JOURNAL OF SUPERCOMPUTING, 2023, 79 (04) :3850-3877
[27]   Cost-effective synthesis of QCA logic circuit using genetic algorithm [J].
Amit Kumar Pramanik ;
Mahabub Hasan Mahalat ;
Jayanta Pal ;
Seyed-Sajad Ahmadpour ;
Bibhash Sen .
The Journal of Supercomputing, 2023, 79 :3850-3877
[28]   Shannon Logic Based Novel QCA Full Adder Design with Energy Dissipation Analysis [J].
Nehru Kandasamy ;
Firdous Ahmad ;
Nagarjuna Telagam .
International Journal of Theoretical Physics, 2018, 57 :3702-3715
[29]   Full Adder Circuit Design with Novel Lower Complexity XOR Gate in QCA Technology [J].
Majeed, Ali H. ;
Bin Zainal, Mohd Shamian ;
Alkaldy, Esam ;
Nor, Danial Md .
TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2020, 21 (02) :198-207
[30]   Incorporating standard CMOS design process methodologies into the QCA logic design process [J].
Henderson, SC ;
Johnson, EW ;
Janulis, JR ;
Tougaw, PD .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2004, 3 (01) :2-9