Towards the hierarchical design of multilayer QCA logic circuit

被引:42
作者
Sen, Bibhash [1 ]
Nag, Anirban [2 ]
De, Asmit [1 ]
Sikdar, Biplab K. [3 ]
机构
[1] Natl Inst Technol, Dept Comp Sci & Engn, Durgapur, India
[2] Univ Utah, Sch Comp, Utah, UT 84102 USA
[3] Indian Inst Engn Sci & Technol, Dept Comp Sci & Technol, Sibpur, India
关键词
Quantum-dot Cellular Automata; Multiplexer; Radius of effect; Multilayer design; Hierarchical design; DOT CELLULAR-AUTOMATA; ADDER; IMPLEMENTATION;
D O I
10.1016/j.jocs.2015.09.010
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
As a potential alternative to CMOS technology, Quantum-dot Cellular Automata (QCA) promises efficient digital design with high device density and low power dissipation in the future. This work targets the development of multi-layered architecture in the QCA framework with the goal to build an efficient methodology for QCA based digital logic design. A strategy for modelling, digital devices around QCA multiplexer is framed, which directs to the conception of complex digital circuits with high device density and low latency (i.e., more quick functioning). The proposed multilayer design also points to inherent aspects of radius of effect of QCA cells and the layer spacing in multilayer architecture. Minimum clock zone (2 clock) with high compaction (0.01 mu m(2)) is achieved for the multiplexer designed in QCA framework. A heuristic approach to synthesize multilayer synchronized QCA logic circuit is also proposed. Experimental results illustrate significant improvements in design level in terms of circuit area, cell count and clock over that of conventional design approaches. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:233 / 244
页数:12
相关论文
共 50 条
[1]   Novel circuit design for reversible multilayer ALU in QCA technology [J].
Najafabadi, Sasan Ansarian ;
Rezai, Abdalhossein ;
Jahromi, Khatereh Ghasvarian .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (06) :1451-1460
[2]   Novel Efficient Circuit Design for Multilayer QCA RCA [J].
Roshany, Hamid Reza ;
Rezai, Abdalhossein .
INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (06) :1745-1757
[3]   Novel circuit design for reversible multilayer ALU in QCA technology [J].
Sasan Ansarian Najafabadi ;
Abdalhossein Rezai ;
Khatereh Ghasvarian Jahromi .
Journal of Computational Electronics, 2022, 21 :1451-1460
[4]   Novel Efficient Circuit Design for Multilayer QCA RCA [J].
Hamid Reza Roshany ;
Abdalhossein Rezai .
International Journal of Theoretical Physics, 2019, 58 :1745-1757
[5]   Optimal synthesis of QCA logic circuit eliminating wire-crossings [J].
Nath, Rajdeep Kumar ;
Sen, Bibhash ;
Sikdar, Biplab K. .
IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (03) :201-208
[6]   QCA based programmable logic block for implementation of digital circuits in multilayer framework [J].
Singh, Rupali ;
Singh, Pankaj .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 123 (02)
[7]   Multilayer Design of QCA Multiplexer [J].
Sen, Bibhash ;
Nag, Anirban ;
De, Asmit ;
Sikdar, Biplab K. .
2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
[8]   Reversible logic circuit design using QCA based modified Fredkin gate [J].
Das, Jadav C. ;
Chattopadhyay, Tanay ;
De, Debashis .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 122 (02)
[9]   Reliability-aware design for programmable QCA logic with scalable clocking circuit [J].
Sen, Bibhash ;
Chowdhury, Mayukh R. ;
Mukherjee, Rijoy ;
Goswami, Mrinal ;
Sikdar, Biplab K. .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (02) :473-485
[10]   Novel circuit design for content-addressable memory in QCA technology [J].
Enayati, Mohammad ;
Rezai, Abdalhossein ;
Karimi, Asghar .
PHOTONIC NETWORK COMMUNICATIONS, 2023, 45 (02) :79-88