A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits

被引:0
|
作者
Chen, Yen-Lung [1 ]
Ding, Yi-Ching [1 ]
Liao, Yu-Ching [1 ]
Chang, Hsin-Ju [1 ]
Liu, Chien-Nan Jimmy [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Jung Li City, Taiwan
关键词
OPTIMIZATION; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Automatically retargeting analog designs to new technology is an efficient solution for reusing analog IPs. However, most of previous approaches focus on layout retargeting only. How to obtain the new device sizes for another technology is often not discussed. Simply scaling the device sizes may not reach the desired performance due to the non-ideal effects. Therefore, a layout-aware automatic sizing flow for retargeting analog circuits is proposed in this paper. Based on the layout template extracted from the original design, the layout-induced parasitic effects in new technology are also considered in the sizing flow. Since the possible performance degradation has been considered, no redesign cycles and reserved design margins are required in the proposed sizing flow, which significantly reduces the design overhead. As shown in the experimental results, the design retargeting can be finished in one second by using the proposed flow, which demonstrates the feasibility and efficiency of this approach.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits
    Chen, Yen-Lung
    Ding, Yi-Ching
    Liao, Yu-Ching
    Chang, Hsin-Ju
    Liu, Chien-Nan Jimmy
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [2] Automated Analog IC Design Constraints Generation for a Layout-Aware Sizing Approach
    Ferreira, Andre
    Lourenco, Nuno
    Martins, Ricardo
    Horta, Nuno
    2016 13TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2016,
  • [3] AIDA-PEx: Accurate Parasitic Extraction for Layout-Aware Analog Integrated Circuit Sizing
    Cardoso, Bruno
    Martins, Ricardo
    Lourenco, Nuno
    Horta, Nuno
    2015 11TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2015, : 129 - 132
  • [4] AIDA: Robust Layout-Aware Synthesis of Analog ICs including Sizing and Layout Generation
    Martins, Ricardo
    Lourenco, Nuno
    Canelas, Antonio
    Povoa, Ricardo
    Horta, Nuno
    2015 INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2015,
  • [5] Efficient layout-aware statistical analysis for photonic integrated circuits
    Jhoja, Jaspreet
    Lu, Zeqin
    Pond, James
    Chrostowski, Lukas
    OPTICS EXPRESS, 2020, 28 (06): : 7799 - 7816
  • [6] A layout-aware approach for improving localized switching to detect hardware trojans in integrated circuits
    Salmani, Hassan
    Tehranipoor, Mohammad
    Plusquellic, Jim
    2010 IEEE International Workshop on Information Forensics and Security, WIFS 2010, 2010,
  • [7] AIDA: Layout-aware analog circuit-level sizing with in-loop layout generation
    Lourenco, Nuno
    Martins, Ricardo
    Canelas, Antonio
    Povoa, Ricardo
    Horta, Nuno
    INTEGRATION-THE VLSI JOURNAL, 2016, 55 : 316 - 329
  • [8] A LAYOUT-AWARE APPROACH FOR IMPROVING LOCALIZED SWITCHING TO DETECT HARDWARE TROJANS IN INTEGRATED CIRCUITS
    Salmani, Hassan
    Tehranipoor, Mohammad
    Plusquellic, Jim
    2010 IEEE INTERNATIONAL WORKSHOP ON INFORMATION FORENSICS AND SECURITY (WIFS), 2010,
  • [9] Layout-aware synthesis of arithmetic circuits
    Um, J
    Kim, T
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 207 - 212
  • [10] PV-Aware Analog Sizing for Robust Analog Layout Retargeting with Optical Proximity Correction
    Dong, Xuan
    Zhang, Lihong
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2018, 23 (06)