Implementation Topology of Full Adder Cells

被引:0
作者
Ahmed, Rekib Uddin [1 ]
Saha, Prabir [1 ]
机构
[1] Natl Inst Technol Meghalaya, Shillong 793003, Meghalaya, India
来源
2ND INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ADVANCED COMPUTING ICRTAC -DISRUP - TIV INNOVATION , 2019 | 2019年 / 165卷
关键词
BSIM-IMG; C-CMOS; delay; full adders; power; TFA; TGA; UTBSOI; PERFORMANCE ANALYSIS; CMOS; DESIGN; BODY; BSIM;
D O I
10.1016/j.procs.2020.01.063
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Design of different complementary metal-oxide-semiconductor (CMOS) topologies of 1-bit full adder (FA) cell in terms of power, delay, power-delay-product (PDP) and energy-delay-product (EDP) have been analyzed for the application of the intelligent systems. The FA cells have been implemented with respect to the different CMOS topologies such as complementary-CMOS (C-CMOS), complementary pass-transistor logic (CPL), CMOS transmission gates (TGA), and CMOS transmission function (TFA) and simulated at 180 nm technology. The work has been extended to the comparison of FA cell implementation using the increasingly demanding ultra-thin-body silicon-on-insulator (UTBSOI) transistors. Based on the simulation results, the application of UTBSOI in the FA cell has resulted in 26.7%, 24.3%, 44.6% and 44.7% improvements over that of best design architecture reported in this literature in terms of power, delay, PDP, and EDP, respectively. (C) 2019 The Authors. Published by Elsevier B.V.
引用
收藏
页码:676 / 683
页数:8
相关论文
共 13 条
  • [1] Analysis and comparison on full adder block in submicron technology
    Alioto, M
    Palumbo, G
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 806 - 823
  • [2] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [3] Hu C, 2019, Industry standard FDSOI compact model BSIM-IMG for IC design, V1st
  • [4] BSIM-IMG: A Compact Model for Ultrathin-Body SOI MOSFETs With Back-Gate Control
    Khandelwal, Sourabh
    Chauhan, Yogesh Singh
    Lu, Darsen D.
    Venugopalan, Sriramkumar
    Ul Karim, Muhammed Ahosan
    Sachid, Angada Bangalore
    Nguyen, Bich-Yen
    Rozeau, Olivier
    Faynot, Olivier
    Niknejad, Ali M.
    Hu, Chenming Calvin
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (08) : 2019 - 2026
  • [5] Low voltage high performance hybrid full adder
    Kumar, Pankaj
    Sharma, Rajender Kumar
    [J]. ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2016, 19 (01): : 559 - 565
  • [6] Liu Q, 2010, S VLSI TECH, P61, DOI 10.1109/VLSIT.2010.5556120
  • [7] A novel low-power full-adder cell for low voltage
    Navi, Keivan
    Maeen, Mehrdad
    Foroutan, Vahid
    Timarchi, Somayeh
    Kavehei, Omid
    [J]. INTEGRATION-THE VLSI JOURNAL, 2009, 42 (04) : 457 - 467
  • [8] BSIM - SPICE Models Enable FinFET and UTB IC Designs
    Paydavosi, Navid
    Venugopalan, Sriramkumar
    Chauhan, Yogesh Singh
    Duarte, Juan Pablo
    Jandhyala, Srivatsava
    Niknejad, Ali M.
    Hu, Chenming Calvin
    [J]. IEEE ACCESS, 2013, 1 : 201 - 215
  • [9] Performance analysis of low-power 1-bit CMOS full adder cells
    Shams, AM
    Darwish, TK
    Bayoumi, MA
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (01) : 20 - 29
  • [10] Weste N.H. E., 1993, Principles of CMOS VLSI Design: A Systems Perspective, Vsecond