Area and power efficient decimal carry-free adder

被引:2
作者
Han, Liu [1 ]
Zhang, Hao [1 ]
Ko, Seok-Bum [1 ]
机构
[1] Univ Saskatchewan, Dept Elect & Comp Engn, Saskatoon, SK, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
FLOATING-POINT;
D O I
10.1049/el.2015.0786
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As decimal floating-point (DFP) is better than binary floating-point in commercial and financial computing including billing systems, currency conversion, tax calculation and banking, many research activities have been focused on improving the performance of the DFP arithmetic unit recently. To achieve the high performance of the DFP arithmetic unit, a fast decimal fixed-point adder is the most important building block. The conventional three steps carry-free signed digit (SD) addition algorithm is first investigated. A new method for the decimal SD addition and subtraction based on the digit set [-9, 9] is proposed. Additionally, a digit-set converter which can directly generate the absolute value of the result is proposed. A model of the proposed decimal SD adder is implemented in VHDL. After exhaustive tests to ensure the correctness, the proposed design was synthesised in STM 90 nm technology. The results show that the proposed adder has a lower power and area consumption compared with previous designs.
引用
收藏
页码:1852 / 1853
页数:2
相关论文
共 12 条
  • [1] [Anonymous], 2008, IEEE STAND FLOAT POI
  • [2] Decimal floating-point: Algorism for computers
    Cowlishaw, MF
    [J]. 16TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2003, : 104 - 111
  • [3] The case for a redundant format in floating point arithmetic
    Fahmy, HAH
    Flynn, MJ
    [J]. 16TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2003, : 95 - 102
  • [4] Han L, 2011, IEEE INT SYMP CIRC S, P1053
  • [5] Jaberipur G, 2008, COMM COM INF SC, V6, P235
  • [6] Jaberipur Ghassem, 2003, SCI IRAN, V10, P383
  • [7] Fully redundant decimal addition and subtraction using stored-unibit encoding
    Kaivani, Amir
    Jaberipur, Ghassem
    [J]. INTEGRATION-THE VLSI JOURNAL, 2010, 43 (01) : 34 - 41
  • [8] Design and synthesis of a carry-free signed-digit decimal adder
    Moskal, John
    Oruklu, Erdal
    Sanfie, Jafar
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1089 - 1092
  • [9] Nikmehr H., 2004, P SPIE C SMART MAT N, P786
  • [10] RBCD - REDUNDANT BINARY CODED DECIMAL ADDER
    SHIRAZI, B
    YUN, DYY
    ZHANG, CN
    [J]. IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1989, 136 (02): : 156 - 160