Optimizing the Montgomery Modular Multiplier for a Power- and Area-Efficient Hardware Architecture

被引:0
|
作者
Leme, Mateus Terribele [1 ]
Paim, Guilherme [1 ]
Rocha, Leandro M. G. [1 ]
Uckert, Patricia [3 ]
Lima, Vitor G. [1 ]
Soarest, Rafael [2 ]
da Costat, Eduardo A. C. [3 ]
Bampi, Sergio [1 ]
机构
[1] Fed Univ Rio Grande do Sul UFRGS, Grad Program Microelect PGMICRO, Porto Alegre, RS, Brazil
[2] Fed Univ Pelotas UFPel, Grad Program Comp Sci PPGC, Pelotas, RS, Brazil
[3] Catholic Univ Pelotas UCPel, Grad Program Elect Engn & Comp, Pelotas, RS, Brazil
关键词
Montgomery; Cryptography; VLSI Hardware design;
D O I
10.1109/mwscas48704.2020.9184487
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Cryptography hardware design is a key challenge towards the confidentiality advance in the prominent field of the internet of things (IoT). The rise of IoT embedded devices boosts the demand for power- and area-efficient solutions for cryptography hardware. The higher the robustness of the cryptography algorithm is, the higher are the hardware complexity, the circuit area, and energy consumption. Asymmetric algorithms are a particular class widely employed in ultra-secure cryptosystems. The high time-hardness to break the private-key in asymmetric algorithms is a result of its high mathematical complexity. RSA is an asymmetric algorithm that performs successive modular multiplications to encrypt and de-encrypt the information. Therefore, arithmetic operators are the most significant part regarding circuit area and power dissipation. This work evaluates a design space exploration for power- and area-efficient hardware VLSI design in the modular Montgomery multiplier employed in the RSA algorithm.
引用
收藏
页码:1084 / 1087
页数:4
相关论文
共 50 条
  • [21] Combinational logic circuits based on a power- and area-efficient memristor with low variability
    Ghodke, Shruti Sandip
    Kumar, Sanjay
    Yadav, Saurabh
    Dhakad, Narendra Singh
    Mukherjee, Shaibal
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2024, 23 (01) : 188 - 207
  • [22] A Power- and Area-Efficient Integrated Power Management System for Inductively-Powered Biomedical Implants
    Zhang, Xiwen
    Lee, Hoi
    Guo, Song
    2011 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2011, : 213 - 216
  • [23] Low power design techniques for a Montgomery modular multiplier
    Wang, X
    Noel, P
    Kwasniewski, T
    ISPACS 2005: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, 2005, : 449 - 452
  • [24] A power- and area-efficient SRAM core architecturt for super-parallel video processing
    Miyakoshi, Junichi
    Murachi, Yuichiro
    Hamamoto, Masaki
    Iinuma, Takahiro
    Ishihara, Tomokazu
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    Matsuno, Tetsuro
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 192 - +
  • [25] An efficient reconfigurable Montgomery multiplier architecture for GF(n)
    Kamala, R. V.
    Sudhakar, M.
    Srinivas, M. B.
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 155 - +
  • [26] Efficient and Scalable Hardware Implementation of Montgomery Modular Multiplication
    Issad, M.
    Anane, M.
    Boudraa, B.
    Bellemou, A. M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (08)
  • [27] Reconfigurable Hardware Architecture of Area-Efficient Multimode Successive Cancellation (SC) Decoder
    Shih, Xin-Yu
    Tsai, Jui-Hung
    Li, Bing-Xuan
    Huang, Chi-Ping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (04) : 2291 - 2295
  • [28] An efficient CSA architecture for montgomery modular multiplication
    Zhang, Yuan-Yang
    Li, Zheng
    Yang, Lei
    Zhang, Shao-Wu
    MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (07) : 456 - 459
  • [29] Low-Power and Area-Efficient Finite Field Multiplier Architecture Based on Irreducible All-One Polynomials
    Mohaghegh, Shima
    Yemiscioglu, Gurtac
    Muhtaroglu, Ali
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [30] A robust, power- and area-efficient gm-control for low-noise operational amplifiers
    Matteo Perenzoni
    Luca Parmesan
    David Stoppa
    Analog Integrated Circuits and Signal Processing, 2015, 82 : 209 - 216