Optimizing the Montgomery Modular Multiplier for a Power- and Area-Efficient Hardware Architecture

被引:0
|
作者
Leme, Mateus Terribele [1 ]
Paim, Guilherme [1 ]
Rocha, Leandro M. G. [1 ]
Uckert, Patricia [3 ]
Lima, Vitor G. [1 ]
Soarest, Rafael [2 ]
da Costat, Eduardo A. C. [3 ]
Bampi, Sergio [1 ]
机构
[1] Fed Univ Rio Grande do Sul UFRGS, Grad Program Microelect PGMICRO, Porto Alegre, RS, Brazil
[2] Fed Univ Pelotas UFPel, Grad Program Comp Sci PPGC, Pelotas, RS, Brazil
[3] Catholic Univ Pelotas UCPel, Grad Program Elect Engn & Comp, Pelotas, RS, Brazil
关键词
Montgomery; Cryptography; VLSI Hardware design;
D O I
10.1109/mwscas48704.2020.9184487
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Cryptography hardware design is a key challenge towards the confidentiality advance in the prominent field of the internet of things (IoT). The rise of IoT embedded devices boosts the demand for power- and area-efficient solutions for cryptography hardware. The higher the robustness of the cryptography algorithm is, the higher are the hardware complexity, the circuit area, and energy consumption. Asymmetric algorithms are a particular class widely employed in ultra-secure cryptosystems. The high time-hardness to break the private-key in asymmetric algorithms is a result of its high mathematical complexity. RSA is an asymmetric algorithm that performs successive modular multiplications to encrypt and de-encrypt the information. Therefore, arithmetic operators are the most significant part regarding circuit area and power dissipation. This work evaluates a design space exploration for power- and area-efficient hardware VLSI design in the modular Montgomery multiplier employed in the RSA algorithm.
引用
收藏
页码:1084 / 1087
页数:4
相关论文
共 50 条
  • [11] Synthesis of Power- and Area-Efficient Binary Machines for Incompletely Specified Sequences
    Li, Nan
    Dubrova, Elena
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 634 - 639
  • [12] A Power- and Area-Efficient Multirate Quasi-Cyclic LDPC Decoder
    Michaelraj Kingston Roberts
    Ramesh Jayabalan
    Circuits, Systems, and Signal Processing, 2015, 34 : 2015 - 2035
  • [13] Spin-Based Reconfigurable Logic for Power- and Area-Efficient Applications
    Rangarajan, Nikhil
    Patnaik, Satwik
    Knechtel, Johann
    Sinanoglu, Ozgur
    Rakheja, Shaloo
    IEEE DESIGN & TEST, 2019, 36 (03) : 22 - 30
  • [14] Ultra Low-Power, Area-Efficient Multiplier Based on Shift-and-Add Architecture
    Javanmardi, Karwan
    Amini, Abdollah
    Cabrini, Alessandro
    2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 120 - 123
  • [15] Efficient implementation of Montgomery modular multiplier on FPGA
    Abd-Elkader, Ahmed A. H.
    Rashdan, Mostafa
    Hasaneen, El-Sayed A. M.
    Hamed, Hesham F. A.
    COMPUTERS & ELECTRICAL ENGINEERING, 2022, 97
  • [16] A Hardware Pipelined Architecture of a Scalable Montgomery Modular Multiplier over GF(2m)
    Reymond, Guillaume
    Murillo, Victor
    2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
  • [17] Power Analysis of a Montgomery Modular Multiplier for Cryptosystems
    Kakde, Sandeep
    Badwaik, Shailendra
    Deodhe, Yeshwant
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 37 - 41
  • [18] Montgomery modular multiplier architectures and hardware implementations for an RSA cryptosystem
    Fournaris, AP
    Koufopavlou, O
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 778 - 781
  • [19] Source-Gated Transistors for Power- and Area-Efficient AMOLED Pixel Circuits
    Xu, Xiaoli
    Sporea, Radu A.
    Guo, Xiaojun
    JOURNAL OF DISPLAY TECHNOLOGY, 2014, 10 (11): : 928 - 933
  • [20] Combinational logic circuits based on a power- and area-efficient memristor with low variability
    Shruti Sandip Ghodke
    Sanjay Kumar
    Saurabh Yadav
    Narendra Singh Dhakad
    Shaibal Mukherjee
    Journal of Computational Electronics, 2024, 23 : 131 - 141