共 50 条
- [11] Synthesis of Power- and Area-Efficient Binary Machines for Incompletely Specified Sequences 2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 634 - 639
- [12] A Power- and Area-Efficient Multirate Quasi-Cyclic LDPC Decoder Circuits, Systems, and Signal Processing, 2015, 34 : 2015 - 2035
- [14] Ultra Low-Power, Area-Efficient Multiplier Based on Shift-and-Add Architecture 2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 120 - 123
- [16] A Hardware Pipelined Architecture of a Scalable Montgomery Modular Multiplier over GF(2m) 2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
- [17] Power Analysis of a Montgomery Modular Multiplier for Cryptosystems 2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 37 - 41
- [18] Montgomery modular multiplier architectures and hardware implementations for an RSA cryptosystem Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 778 - 781
- [19] Source-Gated Transistors for Power- and Area-Efficient AMOLED Pixel Circuits JOURNAL OF DISPLAY TECHNOLOGY, 2014, 10 (11): : 928 - 933
- [20] Combinational logic circuits based on a power- and area-efficient memristor with low variability Journal of Computational Electronics, 2024, 23 : 131 - 141