Optimizing the Montgomery Modular Multiplier for a Power- and Area-Efficient Hardware Architecture

被引:0
|
作者
Leme, Mateus Terribele [1 ]
Paim, Guilherme [1 ]
Rocha, Leandro M. G. [1 ]
Uckert, Patricia [3 ]
Lima, Vitor G. [1 ]
Soarest, Rafael [2 ]
da Costat, Eduardo A. C. [3 ]
Bampi, Sergio [1 ]
机构
[1] Fed Univ Rio Grande do Sul UFRGS, Grad Program Microelect PGMICRO, Porto Alegre, RS, Brazil
[2] Fed Univ Pelotas UFPel, Grad Program Comp Sci PPGC, Pelotas, RS, Brazil
[3] Catholic Univ Pelotas UCPel, Grad Program Elect Engn & Comp, Pelotas, RS, Brazil
关键词
Montgomery; Cryptography; VLSI Hardware design;
D O I
10.1109/mwscas48704.2020.9184487
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Cryptography hardware design is a key challenge towards the confidentiality advance in the prominent field of the internet of things (IoT). The rise of IoT embedded devices boosts the demand for power- and area-efficient solutions for cryptography hardware. The higher the robustness of the cryptography algorithm is, the higher are the hardware complexity, the circuit area, and energy consumption. Asymmetric algorithms are a particular class widely employed in ultra-secure cryptosystems. The high time-hardness to break the private-key in asymmetric algorithms is a result of its high mathematical complexity. RSA is an asymmetric algorithm that performs successive modular multiplications to encrypt and de-encrypt the information. Therefore, arithmetic operators are the most significant part regarding circuit area and power dissipation. This work evaluates a design space exploration for power- and area-efficient hardware VLSI design in the modular Montgomery multiplier employed in the RSA algorithm.
引用
收藏
页码:1084 / 1087
页数:4
相关论文
共 50 条
  • [1] Area-Efficient Design of Modular Exponentiation Using Montgomery Multiplier for RSA Cryptosystem
    Nti, Richard Boateng
    Ryoo, Kwangki
    ADVANCED MULTIMEDIA AND UBIQUITOUS ENGINEERING, MUE/FUTURETECH 2018, 2019, 518 : 431 - 437
  • [2] Design of high-speed and area-efficient Montgomery modular multiplier for RSA algorithm
    Mukaida, K
    Takenaka, M
    Torii, N
    Masui, S
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 320 - 323
  • [3] Power- and Area-Efficient Approximate Wallace Tree Multiplier for Error-Resilient Systems
    Bhardwaj, Kartikeya
    Mane, Pravin S.
    Henkel, Joerg
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 263 - +
  • [4] Design optimization of a high-speed, area-efficient and low-power Montgomery modular multiplier for RSA algorithm
    Masui, S
    Mukaida, K
    Takenaka, M
    Torii, N
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 576 - 581
  • [5] On the design of power- and area-efficient Dickson charge pump circuits
    Wong, Oi-Ying
    Wong, Hei
    Tam, Wing-Shan
    Kok, Chi-Wah
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 78 (02) : 373 - 389
  • [6] Efficient implementation of digit-serial Montgomery modular multiplier architecture
    Fatemi, Sahar
    Zare, Maryam
    Khavari, Amir Farzad
    Maymandi-Nejad, Mohammad
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (07) : 942 - 949
  • [7] On the design of power- and area-efficient Dickson charge pump circuits
    Oi-Ying Wong
    Hei Wong
    Wing-Shan Tam
    Chi-Wah Kok
    Analog Integrated Circuits and Signal Processing, 2014, 78 : 373 - 389
  • [8] A Scalable and Efficient Hardware Architecture for Montgomery Modular Division in Dual Field
    Yi, Suwen
    Li, Wei
    Dai, Zibin
    PROCEEDINGS OF 2016 10TH IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID), 2016, : 34 - 38
  • [9] Design of an area-efficient multiplier
    Kumar, Naman S.
    Shravan, S. D.
    Sudhanva, N. G.
    Hande, Shreyas V.
    Kumar, Praveen Y. G.
    2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ELECTRONICS AND COMMUNICATION TECHNOLOGY (ICRAECT), 2017, : 329 - 332
  • [10] A Power- and Area-Efficient Multirate Quasi-Cyclic LDPC Decoder
    Roberts, Michaelraj Kingston
    Jayabalan, Ramesh
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (06) : 2015 - 2035