A 180-GHz Low-Noise Amplifier With Recursive Z-Embedding Technique in 40-nm CMOS

被引:7
|
作者
Chen, Hong-Shen [1 ]
Liu, Jenny Yi-Chun [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 300044, Taiwan
关键词
CMOS; embedding; gain; low-noise amplifier (LNA); maximum available gain; millimeter-wave; noise; terahertz; HIGH-GAIN; BAND; DESIGN; LNA;
D O I
10.1109/TCSII.2022.3181702
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a high-gain 180-GHz low-noise amplifier with Z-embedding technique. A recursive approach provides an accurate and practical estimation of the maximum available gain with the embedding network while losses of interconnects and embedding components are considered. With the proposed procedure, the essential source embedding capacitance is reduced significantly and therefore practically available. In noise parameters analysis, the equivalent noise resistance is proved to dominate the noise figure deterioration due to the Z-embedding network. The interstage networks are designed to achieve the optimal noise figure. The proposed low-noise amplifier is implemented in a standard 40-nm CMOS technology. This amplifier shows a measured gain of 14.8 dB at 180 GHz, a 3-dB bandwidth of 11 GHz, and a simulated minimum noise figure of 11.0 dB. A low dc power of 23.9 mW is consumed under a 0.9-V supply.
引用
收藏
页码:4649 / 4653
页数:5
相关论文
共 50 条
  • [31] Analysis and Design of a High Gain CMOS Low Noise Amplifier for UWB Communication in 180 nm and 90 nm CMOS Processes
    Pourjafarian, Masoumeh
    Mafinezhad, Khalil
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 238 - 243
  • [32] A 60-GHz Dual-Mode Class AB Power Amplifier in 40-nm CMOS
    Zhao, Dixian
    Reynaert, Patrick
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (10) : 2323 - 2337
  • [33] A 2-stage Cascode CMOS Low-Noise Amplifier for 40 GHz RoF System
    Hassan, S. M. Mohd
    Marzuki, A.
    Farid, N. E.
    Sanusi, R.
    2017 IEEE ASIA PACIFIC MICROWAVE CONFERENCE (APMC), 2017, : 562 - 565
  • [34] An 81-99 GHz Tripler with Fundamental Cancellation and 3rd Harmonic Enhancement Technique in 40-nm CMOS
    Su, Xiaolei
    Hao, Xiucheng
    Wang, Dong
    Shen, Zhengkun
    Liu, Zexue
    Liu, Junhua
    Liao, Huailin
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [35] A 60 GHz low phase noise VCO with second harmonic tail extraction in 40-nm CMOS
    Psycharis, Ioannis-Dimitrios
    Tsourtis, Vasileios
    Kalivas, Grigorios
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 186
  • [36] A 2.4-GHz Fully Integrated ESD-Protected Low-Noise Amplifier in SMIC 40 nm CMOS Technology
    Ren, Dong
    Sun, Lingling
    Zhou, Mingzhu
    Liu, Jun
    2015 IEEE 16TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY (ICCT), 2015, : 644 - 650
  • [37] A 60-GHz Power Amplifier With AM-PM Distortion Cancellation in 40-nm CMOS
    Kulkarni, Shailesh
    Reynaert, Patrick
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2016, 64 (07) : 2284 - 2291
  • [38] A 0.25-2.9 GHz Low-Noise Amplifier Employing Source-Follower Feedback in 40nm CMOS
    Liu, Li
    Fu, Haipeng
    2024 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY, ICMMT, 2024,
  • [39] Cryogenic Characterization of Low-Frequency Noise in 40-nm CMOS
    Kiene, Gerd
    Ilik, Sadik
    Mastrodomenico, Luigi
    Babaie, Masoud
    Sebastiano, Fabio
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 573 - 580
  • [40] A 9.99 mW Low-Noise Amplifier for 60 GHz WPAN System and 77 GHz Automobile Radar System in 90 nm CMOS
    Lin, Yo-Sheng
    Lee, Chien-Yo
    Chen, Chih-Chung
    2015 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2015, : 65 - 67