Signal aware energy efficient approach for low power full adder design with adiabatic logic

被引:1
|
作者
Kumar, Dinesh [1 ]
Kumar, Manoj [1 ]
机构
[1] Guru Gobind Singh Indraprastha Univ, USIC&T, Sec 16C, New Delhi 110078, India
关键词
CMOS;
D O I
10.1007/s00542-020-05056-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Prolonged battery life is the major concern for modern low power electronic devices. Concentrating on this issue, in this paper a new structure of full adder has been proposed. Based on this architecture four new designs of low power full adder have been proposed. Two designs of proposed full adder i.e., A1 and A3 consist of four and three transistors based X-NOR gate respectively. Functionality of these two designs also verified with improved performance by employing diode free adiabatic logic (DFAL) in proposed adders, A2, and A4. Signal aware power efficient inverters have been used for proposed designs. Proposed adder designs are fast and consume less power as compared to the existing adders reported in literature. The proposed designs show a power delay product (PDP) of 0.041 fJ, 0.016 fJ, 0.054 fJ, and 0.047 fJ for adder A1, A2, A3 and, A4 respectively as compared to best reported double pass transistor full adder with 0.061 fJ. The proposed designs also perform well at stringent temperature, capacitance and, frequency conditions. These designs show satisfactory performance at low voltages whereas; the use of adiabatic logic makes these designs energy efficient for low power applications.
引用
收藏
页码:587 / 599
页数:13
相关论文
共 50 条
  • [11] Low-Power, Energy-Efficient Full Adder for Deep-Submicron Design
    Nimmagadda, Mallikarjuna Rao
    Pal, Ajit
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 345 - 346
  • [12] Compact MEMS modeling to design full adder in Capacitive Adiabatic Logic
    Galisultanov, Ayrat
    Perrin, Yann
    Fanet, Herve
    Hutin, Louis
    Pillonnet, Gael
    2018 48TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2018, : 174 - 177
  • [13] Energy efficient hybrid full adder design for digital signal processing in nanoelectronics
    MohammadReza Taheri
    Nasim Shafiee
    Fazel Sharifi
    Mohammad Hossein Moaiyeri
    Keivan Navi
    Nader Bagherzadeh
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 135 - 151
  • [14] Energy efficient hybrid full adder design for digital signal processing in nanoelectronics
    Taheri, MohammadReza
    Shafiee, Nasim
    Sharifi, Fazel
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Bagherzadeh, Nader
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (01) : 135 - 151
  • [15] Low-Power and Energy-Efficient Full Adders With Approximate Adiabatic Logic for Edge Computing
    Yang, Wu
    Thapliyal, Himanshu
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 312 - 315
  • [16] Low-power, low-noise adder design with pass-transistor adiabatic logic
    Mahmoodi-Meimand, H
    Afzali-Kusha, A
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 61 - 64
  • [17] Asynchronous Design of Energy Efficient Full Adder
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, D.
    Sabarinathan, G.
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [18] Design of Low Power 8-Bit Carry Select Adder Using Adiabatic Logic
    Premananda, B. S.
    Chandana, M. K.
    Lakshmi, Shree K. P.
    Keerthi, A. M.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1764 - 1768
  • [19] OPTIMIZED LOW POWER FULL ADDER DESIGN
    Thenmozhi, V.
    Muthaiah, R.
    2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 86 - 89
  • [20] Modified Positive Feedback Adiabatic Logic for Ultra Low Power Adder
    Kushawaha, Shiv Pratap Singh
    Sasamal, Trailokya Nath
    2016 SECOND INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE & COMMUNICATION TECHNOLOGY (CICT), 2016, : 378 - 381