Timing Driven Placement for Fault Tolerant Circuits Implemented on SRAM-Based FPGAs

被引:0
作者
Sterpone, Luca [1 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, I-10129 Turin, Italy
来源
RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS | 2009年 / 5453卷
关键词
FPGA; fault tolerance; Single Event Upset; Timing-driven Placement; Triple Modular Redundancy;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Electronic systems for safety critical applications such as space and avionics need the maximum level of dependability for guarantee the success of their missions. Contrariwise the computation capabilities required in these fields are constantly increasing for afford the implementation of different kind of applications ranging from the signal processing to the networking. SRAM-based FPGA is the candidate device for achieve this goal thanks to their high versatility of implementing complex circuits with a very short development time. However, in critical environments, the presence of Single Event Upsets (SEUs) affecting the FPGA's functionalities, requires the adoption of specific fault tolerant techniques, like Triple Modular Redundancy (TMR), able to increase the protection capability against radiation effects, but on the other side, introducing a dramatic penalty in terms of performances. In this paper, it is proposed a new timing-driven placement algorithm for implementing soft-errors resilient circuits on SRAM-based FPGAs with a negligible degradation of performance. The algorithm is based on a placement heuristic able to remove the crossing error domains while decreasing the routing congestions and delay inserted by the TMR routing and voting scheme. Experimental analysis performed by timing analysis and SEU static analysis point out a performance improvement of 29% on the average with respect to standard TMR approach and an increased robustness against SEU affecting the FPGA's configuration memory.
引用
收藏
页码:85 / 96
页数:12
相关论文
共 50 条
[31]   A Survey of Diagnosis Method for Interconnect in SRAM-Based FPGAs [J].
Jie, Zhang ;
Na, Zhang ;
Zhu XuMing ;
Yong, Guan ;
Liu, Yongmei .
ADVANCED MATERIALS AND COMPUTER SCIENCE, PTS 1-3, 2011, 474-476 :1949-+
[32]   SRAM-Based FPGAs: Testing the Embedded RAM Modules [J].
M. Renovell ;
J.M. Portal ;
J. Figueras ;
Y. Zorian .
Journal of Electronic Testing, 1999, 14 :159-167
[33]   Autonomous Fault-Tolerant Systems onto SRAM-based FPGA Platforms [J].
Cristiana Bolchini ;
Antonio Miele ;
Chiara Sandionigi .
Journal of Electronic Testing, 2013, 29 :779-793
[34]   Fault Tolerant Polyphase Filters-Based Decimators for SRAM-Based FPGA Implementations [J].
Gao, Zhen ;
Zhu, Jinhua ;
Yan, Tong ;
Ullah, Anees ;
Reviriego, Pedro .
IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (02) :591-601
[35]   SRAM-based FPGAs: Testing the embedded RAM modules [J].
Renovell, M ;
Portal, JM ;
Figueras, J ;
Zorian, Y .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 14 (1-2) :159-167
[36]   Decreasing FIT with Diverse Triple Modular Redundancy in SRAM-based FPGAs [J].
Tambara, Lucas A. ;
Kastensmidt, Fernando Lima ;
Rech, Paolo ;
Frost, Christopher .
PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, :153-158
[37]   Detecting SEU-caused routing errors in SRAM-based FPGAs [J].
Reddy, ESS ;
Chandrasekhar, V ;
Sashikanth, M ;
Kamakoti, V ;
Vijaykrishnan, N .
18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, :736-741
[38]   Autonomous Fault-Tolerant Systems onto SRAM-based FPGA Platforms [J].
Bolchini, Cristiana ;
Miele, Antonio ;
Sandionigi, Chiara .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (06) :779-793
[39]   Built-in Self-Test Design for Fault Detection of MUXFXs in SRAM-based FPGAs [J].
Hong, Sheng ;
Tao, Wenhui ;
Qi, Yunping ;
Gao, Cheng ;
Xiaozhang, Liu ;
Huang, Jiaoying ;
Zhang, Dong .
QUANTUM, NANO, MICRO AND INFORMATION TECHNOLOGIES, 2011, 39 :220-+
[40]   Timing-driven partitioning-based placement for Island Style FPGAs [J].
Maidee, P ;
Ababei, C ;
Bazargan, K .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (03) :395-406