Timing Driven Placement for Fault Tolerant Circuits Implemented on SRAM-Based FPGAs

被引:0
作者
Sterpone, Luca [1 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, I-10129 Turin, Italy
来源
RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS | 2009年 / 5453卷
关键词
FPGA; fault tolerance; Single Event Upset; Timing-driven Placement; Triple Modular Redundancy;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Electronic systems for safety critical applications such as space and avionics need the maximum level of dependability for guarantee the success of their missions. Contrariwise the computation capabilities required in these fields are constantly increasing for afford the implementation of different kind of applications ranging from the signal processing to the networking. SRAM-based FPGA is the candidate device for achieve this goal thanks to their high versatility of implementing complex circuits with a very short development time. However, in critical environments, the presence of Single Event Upsets (SEUs) affecting the FPGA's functionalities, requires the adoption of specific fault tolerant techniques, like Triple Modular Redundancy (TMR), able to increase the protection capability against radiation effects, but on the other side, introducing a dramatic penalty in terms of performances. In this paper, it is proposed a new timing-driven placement algorithm for implementing soft-errors resilient circuits on SRAM-based FPGAs with a negligible degradation of performance. The algorithm is based on a placement heuristic able to remove the crossing error domains while decreasing the routing congestions and delay inserted by the TMR routing and voting scheme. Experimental analysis performed by timing analysis and SEU static analysis point out a performance improvement of 29% on the average with respect to standard TMR approach and an increased robustness against SEU affecting the FPGA's configuration memory.
引用
收藏
页码:85 / 96
页数:12
相关论文
共 50 条
[21]   A survey on fault-tolerance methods for SRAM-based FPGAs in radiation environments [J].
Lu, Zhaojun ;
Zhao, Qi ;
Chen, Qidong ;
Zhang, Jiliang .
2023 IEEE 32ND ASIAN TEST SYMPOSIUM, ATS, 2023, :219-224
[22]   Delay Fault Testing of Look-Up Tables in SRAM-Based FPGAs [J].
Patrick Girard ;
Olivier Héron ;
Serge Pravossoudovitch ;
Michel Renovell .
Journal of Electronic Testing, 2005, 21 :43-55
[23]   Test, diagnosis and fault simulation of embedded RAM modules in SRAM-based FPGAs [J].
Niamat, M. Y. ;
Nemade, D. M. ;
Jamali, M. M. .
MICROELECTRONIC ENGINEERING, 2007, 84 (02) :194-203
[24]   Delay calculation method for SRAM-based FPGAs [J].
Katayama, M ;
Takahara, A ;
Miyazaki, T ;
Fukami, K .
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (10) :1789-1794
[25]   SEU Recovery Mechanism for SRAM-Based FPGAs [J].
Legat, Uros ;
Biasizzo, Anton ;
Novak, Franc .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (05) :2562-2571
[26]   Library Characterization of Arithmetic Circuits for Reliability-Aware Designs in SRAM-Based FPGAs [J].
Gokalan, Akin ;
Tosun, Suleyman ;
Dal, Deniz .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (06) :743-756
[27]   Library Characterization of Arithmetic Circuits for Reliability-Aware Designs in SRAM-Based FPGAs [J].
Akin Gokalan ;
Suleyman Tosun ;
Deniz Dal .
Journal of Electronic Testing, 2020, 36 :743-756
[28]   Mitigation of Radiation Effects in SRAM-Based FPGAs for Space Applications [J].
Siegle, Felix ;
Vladimirova, Tanya ;
Ilstad, Jorgen ;
Emam, Omar .
ACM COMPUTING SURVEYS, 2015, 47 (02)
[29]   A new analytical approach to estimate the effects of SEUs in TMR architectures implemented through SRAM-Based FPGAs [J].
Sterpone, L ;
Violante, M .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (06) :2217-2223
[30]   Concurrent error detection for finite state machines implemented with embedded memory blocks of SRAM-based FPGAs [J].
Rasniewski, Andrzej .
MICROPROCESSORS AND MICROSYSTEMS, 2008, 32 (5-6) :303-312