Dual-Scan Parallel Flipping Architecture for a Lifting-Based 2-D Discrete Wavelet Transform

被引:19
|
作者
Darji, Anand [1 ]
Agrawal, Shubham [2 ]
Oza, Ankit [2 ]
Sinha, Vipul [2 ]
Verma, Aditya [2 ]
Merchant, S. N. [1 ]
Chandorkar, A. N. [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
[2] Sardar Vallabhbhai Natl Inst Technol, Dept Elect Engn, Surat 395007, Gujarat, India
关键词
Discrete wavelet transform (DWT); flipping structure; folded architecture; lifting scheme; parallel architecture; pipeline; EFFICIENT VLSI ARCHITECTURE; HIGH-PERFORMANCE;
D O I
10.1109/TCSII.2014.2319975
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, an efficient dual-scan parallel flipping architecture for a lifting-based 2-D discrete wavelet transform is presented. This proposed novel algorithm is based on a flipping technique to implement a modular and hardware-efficient architecture with a very simple control path. In the proposed algorithm, the serial operation of the lifting data flow is optimized using parallel computations of independent paths in advance with pipeline operation to minimize the critical path to one multiplier delay and to achieve 100% hardware utilization efficiency. The proposed architecture is repeatable and only uses five transposition registers. The architecture can be folded to reduce the data path to only six multipliers and eight adders without affecting the critical path. The architecture implemented on a field-programmable gate-array target indicates better hardware efficiency.
引用
收藏
页码:433 / 437
页数:5
相关论文
共 50 条
  • [1] An Efficient Architecture for 2-D Lifting-based Discrete Wavelet Transform
    Yu, Pingping
    Yao, Suying
    Xu, Jiangtao
    ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 3658 - 3661
  • [2] Forward-flipping architecture for lifting-based discrete wavelet transform
    Tian, Xin
    Ming, Delie
    Wei, Jiaolong
    Tian, Jinwen
    OPTICAL ENGINEERING, 2011, 50 (03)
  • [3] Dual-scan architecture for 2D discrete wavelet transform using modified lifting algorithm
    Pinto, Rohan
    Saldanha, Jennifer C.
    International Journal of Systems, Control and Communications, 2021, 12 (04) : 327 - 339
  • [4] Memory-efficient architecture of 2-D lifting-based discrete wavelet transform
    Hsia, Chih-Hsien
    Li, Wei-Ming
    Chiang, Jen-Shiun
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2011, 34 (05) : 629 - 643
  • [5] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 383 - 388
  • [6] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2004, 52 (04) : 1080 - 1089
  • [7] An ASIC implementation of lifting-based 2-D Discrete Wavelet Transform
    Liu, Leibo
    Meng, Hongying
    Zhang, Milin
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 271 - +
  • [8] 2-D discrete wavelet transform with efficient lifting-based scheme
    Chiang, JS
    Hsia, CH
    Chen, HJ
    CISST '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON IMAGING SCIENCE, SYSTEMS, AND TECHNOLOGY: COMPUTER GRAPHICS, 2005, : 193 - 197
  • [9] VLSI architecture for 2-D 3-level lifting-based discrete wavelet transform
    Chen, PY
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (01) : 275 - 279
  • [10] Efficient Parallel Hardware Architecture for Lifting-Based Discrete Wavelet Transform
    Hao, Yanling
    Liu, Ying
    Wang, Renlong
    2008 CHINESE CONTROL AND DECISION CONFERENCE, VOLS 1-11, 2008, : 706 - 710