Low energy single event upset/single event transient-tolerant latch for deep subMicron technologies

被引:124
作者
Fazeli, M. [1 ]
Miremadi, S. G. [1 ]
Ejlali, A. [1 ]
Patooghy, A. [1 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran, Iran
关键词
SOFT ERRORS; DESIGN; FAULTS;
D O I
10.1049/iet-cdt.2008.0099
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Single event upsets (SEUs) and single event transients (SETs) are major reliability concerns in deep submicron technologies. As technology feature size shrinks, digital circuits are becoming more susceptible to SEUs and SETs. A novel SEU/SET-tolerant latch called feedback redundant SEU/SET-tolerant latch (FERST) is presented, where redundant feedback lines are used to mask SEUs and delay elements are used to filter SETs. Detailed SPICE simulations have been done to evaluate the proposed design and compare it with previous latch designs. The results show that the SEU tolerance of the FERST latch is almost equal to that of a TMR latch (a widely used latch which is the most reliable among the previous latches); however, the FERST latch consumes about 50% less energy and occupies 42% less area than the triple modular redundancy (TMR) latch. Furthermore, the results show that more than 90% of the injected SETs can be masked by the FERST latch if the delay size is properly selected.
引用
收藏
页码:289 / 303
页数:15
相关论文
共 48 条
[1]  
Anghel L, 2000, 13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, P237, DOI 10.1109/SBCCI.2000.876036
[2]   Variation of digital SET pulse widths and the implications for single event hardening of advanced CMOS processes [J].
Benedetto, JM ;
Eaton, PH ;
Mavis, DG ;
Gadlage, M ;
Turflinger, T .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (06) :2114-2119
[3]   Upset hardened memory design for submicron CMOS technology [J].
Calin, T ;
Nicolaidis, M ;
Velazco, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) :2874-2878
[4]   New paradigm of predictive MOSFET and interconnect modeling for early circuit simulation [J].
Cao, Y ;
Sato, T ;
Orshansky, M ;
Sylvester, D ;
Hu, CM .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :201-204
[5]  
Cohen N., 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P315, DOI 10.1109/IEDM.1999.824159
[6]   Combined time and information redundancy for SEU-tolerance in energy-efficient real-time systems [J].
Ejlali, Alireza ;
Al-Hashimi, Bashir M. ;
Schmitz, Marcus T. ;
Rosinger, Paul ;
Miremadi, Seyed Ghassem .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (04) :323-335
[7]   TMR voting in the presence of crosstalk faults at the voter inputs [J].
Favalli, M ;
Metra, C .
IEEE TRANSACTIONS ON RELIABILITY, 2004, 53 (03) :342-348
[8]   Feedback redundancy: A power efficient SEU-Tolerant latch design for deep sub-micron technologies [J].
Fazeli, M. ;
Patooghy, A. ;
Miremadi, S. G. ;
Ejlali, A. .
37TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2007, :276-+
[9]   Critical charge calculations for a bipolar SRAM array [J].
Freeman, LB .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1996, 40 (01) :119-129
[10]   Single event transient pulsewidths in digital microcircuits [J].
Gadlage, MJ ;
Schrimpf, RD ;
Benedetto, JM ;
Eaton, PH ;
Mavis, DG ;
Sibley, M ;
Avery, K ;
Turflinger, TL .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (06) :3285-3290