A multicasting ATM switch architecture

被引:0
作者
Seidel, DF
Bayoumi, MA
机构
来源
ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE | 1997年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
An architecture for Asynchronous Transfer Mode (ATM) switching with an aggregate capacity approaching 10 Gb/s and 160 Gb/s for the Entire switching fabric is described in this paper. The architecture provides a minimum delay variation for each packer in a multicast stream. The entire system is designed from the ground up to allow for a growable network with an emphasis on simplicity and modularity. The switching nodes have 16 inputs and 16 outputs and, to facilitate the scalability of the switching fabric, the nodes both utilize and generate backpressure flow-control information for switching element neighbors. Full ATM line speed is retained at 622 Mb/s.
引用
收藏
页码:2140 / 2143
页数:4
相关论文
共 50 条
  • [31] A GROWABLE PACKET (ATM) SWITCH ARCHITECTURE - DESIGN PRINCIPLES AND APPLICATIONS
    ENG, KY
    KAROL, MJ
    YEH, YS
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1992, 40 (02) : 423 - 430
  • [32] Large scale ATM switch architecture for Tbit/s systems
    Moriwaki, Norihiko
    Makimoto, Akio
    Oguri, Yozo
    Wada, Mitsuhiro
    Kozaki, Takahiko
    Conference Record / IEEE Global Telecommunications Conference, 1998, 1 : 334 - 338
  • [33] THE TERA PROJECT - A HYBRID QUEUING ATM SWITCH ARCHITECTURE FOR LAN
    BIANCHINI, RP
    KIM, HS
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1995, 13 (04) : 673 - 685
  • [34] Architecture designs of a large-capacity Abacus ATM switch
    Chao, HJ
    Park, JS
    GLOBECOM 98: IEEE GLOBECOM 1998 - CONFERENCE RECORD, VOLS 1-6: THE BRIDGE TO GLOBAL INTEGRATION, 1998, : 369 - 374
  • [35] RAZAN: A high-performance switch architecture for ATM networks
    Abd-El-Barr, M
    Al-Tawil, K
    Youssef, H
    Al-Jarad, T
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 1998, 11 (04) : 275 - 285
  • [36] Bodhi: A highly modular terabit ATM switch fabric architecture
    Agrawal, JP
    Yap, FT
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1998, E81B (02) : 182 - 193
  • [37] Gauss. A simple high performance switch architecture for ATM
    de, Vries, R.J.F.
    Computer Communications Review, 1990, 20 (04):
  • [38] ATM switch concept and the ATM pipe switch
    Larsson, Mikael
    Ljungberg, Martin
    Rooth, Jan
    Ericsson Review (English Edition), 1993, 70 (01): : 12 - 20
  • [39] A VLSI architecture for an 80 Gb/s ATM switch core
    Andersson, P
    Svensson, C
    EIGHTH ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1996 PROCEEDINGS, 1996, : 9 - 15
  • [40] Architecture, defect tolerance, and buffer design for a new ATM switch
    Jain, VK
    Lin, L
    Horiguchi, S
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (04): : 338 - 345