Electrothermal transport induced material reconfiguration and performance degradation of CVD-grown monolayer MoS2 transistors

被引:14
作者
Ansh [1 ]
Kumar, Jeevesh [1 ]
Sheoran, Gaurav [1 ]
Shrivastava, Mayank [1 ]
机构
[1] Indian Inst Sci, Dept Elect Syst Engn, Bengaluru 560012, Karnataka, India
关键词
BREAKDOWN; CONTACTS;
D O I
10.1038/s41699-020-00171-3
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Device and material reliability of 2-dimensional materials, especially CVD-grown MoS2, has remained un-addressed since 2011 when the first TMDC transistor was reported. For its potential application in next generation electronics, it is imperative to update our understanding of mechanisms through which MoS2 transistors' performance degrades under long-term electrical stress. We report, for CVD-grown monolayer MoS2, results on temporal degradation of material and device performance under electrical stress. Both low and high field regimes of operation are explored at different temperatures, gate bias and stress cycles. During low field operation, current is found to saturate after hundreds of seconds of operation with the current decay time constant being a function of temperature and stress cycle. High field operation, especially at low temperature, leads to impact ionization assisted material and device degradation. It is found that high field operation at low temperature results in amorphization of the channel and is verified by device and kelvin probe force microscopy (KPFM) analyses. In general, a prolonged room temperature operation of CVD-grown MoS2 transistors lead to degraded gate control, higher OFF state current and negative shift in threshold voltage (V-T). This is further verified, through micro-Raman and photoluminescence spectroscopy, which suggest that a steady state DC electrical stress leads to the formation of localized low resistance regions in the channel and a subsequent loss of transistor characteristics. Our findings unveil unique mechanism by which CVD MoS2 undergoes material degradation under electrical stress and subsequent breakdown of transistor behavior. Such an understanding of material and device reliability helps in determining the safe operating regime from device as well as circuit perspective.
引用
收藏
页数:11
相关论文
共 42 条
  • [1] [Anonymous], 2012, Semiconductor Devices: Physics and Technology
  • [2] Chalcogen-Assisted Enhanced Atomic Orbital Interaction at TMD-Metal Interface and Sulfur Passivation for Overall Performance Boost of 2-D TMD FETs
    Ansh
    Kumar, Jeevesh
    Sheoran, Gaurav
    Variar, Harsha B.
    Mishra, Ravikesh
    Kuruva, Hemanjaneyulu
    Meersha, Adil
    Mishra, Abhishek
    Raghavan, Srinivasan
    Shrivastava, Mayank
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (02) : 717 - 724
  • [3] Ansh, 2020, 2020 IEEE INT RELIAB, P1
  • [4] A sub-thermionic MoS2 FET with tunable transport
    Bhattacharjee, Shubhadeep
    Ganapathi, Kolla Lakshmi
    Mohan, Sangeneni
    Bhat, Navakanta
    [J]. APPLIED PHYSICS LETTERS, 2017, 111 (16)
  • [5] Surface State Engineering of Metal/MoS2 Contacts Using Sulfur Treatment for Reduced Contact Resistance and Variability
    Bhattacharjee, Shubhadeep
    Ganapathi, Kolla Lakshmi
    Nath, Digbijoy N.
    Bhat, Navakanta
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (06) : 2556 - 2562
  • [6] Symmetry-dependent phonon renormalization in monolayer MoS2 transistor
    Chakraborty, Biswanath
    Bera, Achintya
    Muthu, D. V. S.
    Bhowmick, Somnath
    Waghmare, U. V.
    Sood, A. K.
    [J]. PHYSICAL REVIEW B, 2012, 85 (16)
  • [7] Ultrafast formation of interlayer hot excitons in atomically thin MoS2/WS2 heterostructures
    Chen, Hailong
    Wen, Xiewen
    Zhang, Jing
    Wu, Tianmin
    Gong, Yongji
    Zhang, Xiang
    Yuan, Jiangtan
    Yi, Chongyue
    Lou, Jun
    Ajayan, Pulickel M.
    Zhuang, Wei
    Zhang, Guangyu
    Zheng, Junrong
    [J]. NATURE COMMUNICATIONS, 2016, 7
  • [8] Memristive Behavior and Ideal Memristor of 1T Phase MoS2 Nanosheets
    Cheng, Peifu
    Sun, Kai
    Hu, Yun Hang
    [J]. NANO LETTERS, 2016, 16 (01) : 572 - 576
  • [9] Chhowalla M, 2016, NAT REV MATER, V1, DOI [10.1038/natrevmats2016.52, 10.1038/natrevmats.2016.52]
  • [10] High Performance Multilayer MoS2 Transistors with Scandium Contacts
    Das, Saptarshi
    Chen, Hong-Yan
    Penumatcha, Ashish Verma
    Appenzeller, Joerg
    [J]. NANO LETTERS, 2013, 13 (01) : 100 - 105