Complementary Spintronic Logic With Spin Hall Effect-Driven Magnetic Tunnel Junction

被引:10
作者
Kang, Wang [2 ,4 ]
Zheng, Chentian [2 ,3 ]
Zhang, Youguang [2 ,3 ]
Ravelosona, Dafine [5 ]
Lv, Weifeng [2 ,4 ]
Zhao, Weisheng [1 ,2 ,3 ,5 ]
机构
[1] Beihang Univ, Spintron Interdisciplinary Ctr, Beijing 100191, Peoples R China
[2] Beihang Univ, Spintron Interdisciplinary Ctr, Beijing 100191, Peoples R China
[3] Beihang Univ, Sch Elect & Informat Engn, Beijing 100191, Peoples R China
[4] Beihang Univ, Sch Comp Sci & Engn, Beijing 100191, Peoples R China
[5] Univ Paris 11, CNRS, Inst Elect Fondamentale, F-91405 Orsay, France
基金
中国国家自然科学基金;
关键词
Direct cascading; magnetic tunnel junction (MTJ); spin Hall effect (SHE); spintronic logic; NONVOLATILE FLIP-FLOP; INPLANE; MRAM;
D O I
10.1109/TMAG.2015.2444437
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The conventional CMOS transistors reach its power wall due to the increasing leakage current as technology scales down. The spintronic devices show a great promise as one of the alternatives to replace CMOS technology for the next-generation low-power integrated circuits. Recently, the spintronic memory, e.g., spin-transfer torque magnetic random-access memory, has been successfully commercialized. However, the spintronic logic circuits face critical problems and challenges, such as poor direct cascading ability and small operation gain, before practical applications. In this paper, we propose a complementary spintronic logic (CSL) family based on a novel four-terminal spin Hall effect-driven magnetic tunnel junction (FT-SHE-MTJ). Fully electrically separated write/read paths of the proposed FT-SHE-MTJ device can overcome the challenges of direct cascading and operation gain in current spintronic logic circuits. With the aid of a compact model, the functionality and the performance of the proposed CSL circuits are evaluated. Simulation results show that the correct logic fan-out operation can be achieved with a voltage below 150 mV, which is promising for low-power computing.
引用
收藏
页数:4
相关论文
共 25 条
[1]  
[Anonymous], 2012, COMPUTER ARCHITECTUR
[2]  
[Anonymous], VOLTAGE ENERGY DELAY
[3]  
Blaauw G.A., 1997, COMPUTER ARCHITECTUR
[4]   Novel STT-MTJ Device Enabling All-Metallic Logic Circuits [J].
Bromberg, David M. ;
Morris, Daniel H. ;
Pileggi, Larry ;
Zhu, Jian-Gang .
IEEE TRANSACTIONS ON MAGNETICS, 2012, 48 (11) :3215-3218
[5]   A Scaling Roadmap and Performance Evaluation of In-Plane and Perpendicular MTJ Based STT-MRAMs for High-Density Cache Memory [J].
Chun, Ki Chul ;
Zhao, Hui ;
Harms, Jonathan D. ;
Kim, Tae-Hyoung ;
Wang, Jian-Ping ;
Kim, Chris H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (02) :598-610
[6]   Complementary Magnetic Tunnel Junction Logic [J].
Friedman, Joseph S. ;
Sahakian, Alan V. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (04) :1207-1210
[7]  
Huai Y., 2008, AAPPS bulletin, V18, P33
[8]   Spin Orbit Torque Non-Volatile Flip-Flop for High Speed and Low Energy Applications [J].
Jabeur, Kotb ;
Di Pendina, Gregory ;
Bernard-Granger, Fabrice ;
Prenat, Guillaume .
IEEE ELECTRON DEVICE LETTERS, 2014, 35 (03) :408-410
[9]  
KANG W, 2014, IEEE T MAGN, V47
[10]   Reconfigurable Codesign of STT-MRAM Under Process Variations in Deeply Scaled Technology [J].
Kang, Wang ;
Zhang, Liuyang ;
Klein, Jacques-Olivier ;
Zhang, Youguang ;
Ravelosona, Dafine ;
Zhao, Weisheng .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (06) :1769-1777