A digital CMOS PWCL with fixed-delay rising edge and digital stability control

被引:12
作者
Jang, Young-Chan [1 ]
Bae, Jun-Hyun [1 ]
Park, Hong-June [1 ]
机构
[1] POSTECH, Dept Elect & Comp Engn, Pohang 790784, Kyungbuk, South Korea
关键词
digital PWCL; fixed-delay rising edge; pulsewidth control loop (PWCL); stability;
D O I
10.1109/TCSII.2006.882186
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A digital pulsewidth control loop (PWCL) with a fixed-delay rising edge and digital stability control is proposed for multiphase clock applications. In the duty-cycle tracking mode, the linear range of the input duty cycle was measured to be 28%-70%, with a maximum linearity deviation of 0.5%. In the duty-cycle correction mode, the correction range of the input duty cycle was measured to be 25%-75%, with the output duty cycle within 50 +/- 0.4%. The chip was fabricated by using a 0.25-mu m CMOS process with a 2.5-V supply. The chip area and the power consumption were 200 mu m x 250 mu m and 18 mW at an input clock frequency of 1.0 GHz, respectively.
引用
收藏
页码:1063 / 1067
页数:5
相关论文
共 5 条
[1]   A CMOS 400-Mb/s serial link for AS-memory systems using a PWM scheme [J].
Chen, WH ;
Dehng, GK ;
Chen, JW ;
Liu, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) :1498-1505
[2]   A 500-MHz-1.25-GHz fast-locking pulsewidth control loop with presettable duty cycle [J].
Han, SR ;
Liu, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) :463-468
[3]   Pulsewidth control loop in high-speed CMOS clock buffers [J].
Mu, FH ;
Svensson, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) :134-141
[4]   A 700-Mb/s/pin CMOS signaling interface wing current integrating receivers [J].
Sidiropoulos, S ;
Horowitz, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (05) :681-690
[5]   Low-voltage pulsewidth control loops for SOC applications [J].
Yang, PH ;
Wang, JS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (10) :1348-1351