VLSI implementation of digital receivers for paging and PCS

被引:0
作者
Subramanian, R
Barberis, M
Dawid, H
Koch, KJ
机构
来源
PIMRC '97 - EIGHTH IEEE INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS: WAVES OF THE YEAR 2000+, TECHNICAL PROGRAM, PROCEEDINGS, VOLS 1-3 | 1997年
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Just as advanced digital communications techniques have been employed over the last decade to increase the capacity of cellular systems, similar concepts are being used today to extend the capacity and introduce multispeed and multiformat capabilities for portable messaging systems in the paging, and narrowband PCS arena. In this paper, we review the problem of designing digital receivers for these markets, where product life cycles are dramatically shortening. We first take a brief look at the standards uses in paging and narrowband PCS Then, we examine the structure of digital receivers, focusing on the structure of baseband digital modems. We then propose and demonstrate a design methodology for the VLSI implementation of key algorithm modules using dataflow modeling and behavioral synthesis. Finally, we conclude with some observations on design technologies for PCS chipsets.
引用
收藏
页码:371 / 375
页数:5
相关论文
共 50 条
  • [21] Digital Random Sequence Generation Algorithm and VLSI Implementation
    Cui Wei
    Wu Siliang
    CHINESE JOURNAL OF ELECTRONICS, 2010, 19 (02): : 351 - 355
  • [22] VLSI IMPLEMENTATION OF A DPCM COMPRESSION ALGORITHM FOR DIGITAL TV
    BRAINARD, RC
    OTHMER, JH
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1987, 35 (08) : 854 - 856
  • [23] VLSI Implementation of digital frequency sensors as hardware countermeasure
    Jimenez, R.
    Feria, G.
    Gomez Galan, J. A.
    Gomez-Bravo, F.
    Sanchez, M.
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 384 - 387
  • [24] A VLSI implementation of a digital hybrid-LNS neuron
    Lee, Peter
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 9 - 12
  • [25] VLSI IMPLEMENTATION OF DIGITAL CHANNELIZER USING DISTRIBUTED ARITHMETIC
    QI, R
    COAKLEY, FP
    ELECTRONICS LETTERS, 1992, 28 (11) : 973 - 974
  • [26] VLSI IMPLEMENTATION OF A DIGITAL IMAGE THRESHOLD SELECTION ARCHITECTURE
    LIM, PK
    SIDAHMED, MA
    JULLIEN, GA
    INTEGRATION-THE VLSI JOURNAL, 1989, 7 (01) : 77 - 91
  • [27] A VLSI implementation of image processor for facsimile and digital copier
    Park, CD
    Jeong, YH
    Kim, HS
    Hong, KS
    Park, KW
    Kim, YS
    Kim, JH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1457 - 1460
  • [28] Optical receivers for electronic VLSI
    Lucent Technologies, Holmdel, United States
    IEEE Journal on Selected Topics in Quantum Electronics, 1996, 2 (01): : 106 - 116
  • [29] Triggered receivers for optoelectronic VLSI
    Krishnamoorthy, AV
    Rozier, RG
    Woodward, TK
    Chandramani, P
    Goossen, KW
    Tseng, BJ
    Walker, JA
    Jan, WY
    Cunningham, JE
    ELECTRONICS LETTERS, 2000, 36 (03) : 249 - 250
  • [30] Optical receivers for optoelectronic VLSI
    Woodward, TK
    Krishnamoorthy, AV
    Lentine, AL
    Chirovsky, LMF
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 1996, 2 (01) : 106 - 116