A Design Space Exploration Method for on-Chip Memory System Based on Task Scheduling

被引:0
作者
Meng, Hongyu [1 ,2 ]
Meng, Hongli [1 ]
Ding, Pengfei [2 ]
Wang, Mingxuan [2 ]
Wang, Donglin [3 ]
机构
[1] Chinese Acad Sci, Inst Automat, Beijing, Peoples R China
[2] Univ Chinese Acad Sci, Beijing, Peoples R China
[3] Hangzhou Railway Publ Secur Dept, Hangzhou, Zhejiang, Peoples R China
来源
PROCEEDINGS OF 2018 IEEE 9TH INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING AND SERVICE SCIENCE (ICSESS) | 2018年
关键词
design space exploration; multi-core architecture; memory system; task scheduling;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
As technology scales in the past sixty years, System on Chip (SoC) has become the inevitable direction of chip development, Multi-core processor as one of the SoCs is the most effective solution to balance the performance and power. However, the bandwidth of chip system has become the bottleneck for multi-core processor. Improving the bandwidth of off-chip memory system or introducing a well-designed on-chip memory system can solve this issue relatively. In this paper, we introduce a design space exploration method based on task scheduling to guide the design of on-chip memory system. Using this method, the utilization of cores can reach a high level under the benchmark of DGEMM and some hardware constraints. In addition, we conclude some relationships for the parameters of the multi-core architecture, which can instruct us how to design appropriate on-chip memory system.
引用
收藏
页码:912 / 915
页数:4
相关论文
共 13 条
  • [1] Effective and Efficient Microprocessor Design Space Exploration Using Unlabeled Design Configurations
    Chen, Tianshi
    Chen, Yunji
    Guo, Qi
    Zhou, Zhi-Hua
    Li, Ling
    Xu, Zhiwei
    [J]. ACM TRANSACTIONS ON INTELLIGENT SYSTEMS AND TECHNOLOGY, 2013, 5 (01)
  • [2] Hardee K C, 1991, U. S. Patent, Patent No. [5,077,693, 5077693]
  • [3] Jijie Zheng, 2010, Proceedings 2010 International Conference on Multimedia Communications (Mediacom 2010), P53, DOI 10.1109/MEDIACOM.2010.38
  • [4] Kuehnle M, 2011, REC COMM CENTR SYST, P1
  • [5] System-level performance analysis for designing on-chip communication architectures
    Lahiri, K
    Raghunathan, A
    Dey, S
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (06) : 768 - 783
  • [6] INVITED: Cooperation or Competition? Coexistence of Safety and Security in Next-Generation Ethernet-Based Automotive Networks
    Lin, Chung-Wei
    Yu, Huafeng
    [J]. 2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [7] Moore G. E., 2000, Readings in com- puter architecture, P56
  • [8] Sombatsiri S, 2013, EL ENG EL COMP TEL I, P1
  • [9] Tafesse B., 2013, VLSI DES, V2013, P11
  • [10] Wang DL, 2016, INT S HIGH PERF COMP, P457, DOI 10.1109/HPCA.2016.7446086