Low Latency SC Decoder Architecture for Interleaved Polar Codes

被引:0
作者
Jali, Nandini [1 ]
Muralidhar, Pullakandam [1 ]
Patri, Sreehari Rao [1 ]
机构
[1] Natl Inst Technol, Dept ECE, Warangal 506004, Telangana, India
关键词
BER; deinterleaver; interleaver; I-Polar; latency; ultra-reliable low latency applications; SUCCESSIVE-CANCELLATION DECODER;
D O I
10.13164/re.2022.0398
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Interleaved polar (I-Polar) codes, a new facet of polar codes to achieve better channel capacity, is designed by placing the interleaver and deinterleaver blocks midway between the stages of the polar codes. Low latency hardware optimization makes their implementation even more suitable for ultra-reliable low latency applications. This study proposes an optimal hardware design for low latency interleaved polar codes by reframing the last stage of the interleaved successive cancellation decoder. A high-speed adder-subtractor is used to reduce the latency further, thus increasing the speed of operation. Interleaving data in the proposed polar codes augment BER performance compared to conventional (n, k) polar codes. The proposed I-Polar codes are synthesized using Synopsys design compiler (SDC) in CMOS 65-nm technology. Results show that the latency is reduced by 50.5% on average compared to the conventional polar codes as high-speed adder and merged processing elements are used. Moreover, the average gate count and power are reduced by 14% and 40.56%, respectively.
引用
收藏
页码:398 / 405
页数:8
相关论文
共 18 条
[1]   High-Throughput and Energy-Efficient Belief Propagation Polar Code Decoder [J].
Abbas, Syed Mohsin ;
Fan, YouZhe ;
Chen, Ji ;
Tsui, Chi-Ying .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) :1098-1111
[2]   Channel Polarization: A Method for Constructing Capacity-Achieving Codes for Symmetric Binary-Input Memoryless Channels [J].
Arikan, Erdal .
IEEE TRANSACTIONS ON INFORMATION THEORY, 2009, 55 (07) :3051-3073
[3]   Interleaved Polar (I-Polar) Codes [J].
Chiu, Mao-Ching .
IEEE TRANSACTIONS ON INFORMATION THEORY, 2020, 66 (04) :2430-2442
[4]   A High-Throughput Energy-Efficient Implementation of Successive Cancellation Decoder for Polar Codes Using Combinational Logic [J].
Dizdar, Onur ;
Arikan, Erdal .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (03) :436-447
[5]   A Low-Latency List Successive-Cancellation Decoding Implementation for Polar Codes [J].
Fan, YouZhe ;
Xia, ChenYang ;
Chen, Ji ;
Tsui, Chi-Ying ;
Jin, Jie ;
Shen, Hui ;
Li, Bin .
IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2016, 34 (02) :303-317
[6]   An Efficient Partial-Sum Network Architecture for Semi-Parallel Polar Codes Decoder Implementation [J].
Fan, YouZhe ;
Tsui, Chi-ying .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2014, 62 (12) :3165-3179
[7]   High-Throughput Low-Complexity Successive-Cancellation Polar Decoder Architecture using One's Complement Scheme [J].
Kim, Cheolho ;
Yun, Haram ;
Ajaz, Sabooh ;
Lee, Hanho .
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (03) :427-435
[8]   A Semi-Parallel Successive-Cancellation Decoder for Polar Codes [J].
Leroux, Camille ;
Raymond, Alexandre J. ;
Sarkis, Gabi ;
Gross, Warren J. .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2013, 61 (02) :289-299
[9]  
Mishra A, 2012, IEEE ASIAN SOLID STA, P205
[10]   High-performance Parallel Concatenated Polar-CRC Decoder Architecture [J].
Oh, Seunghun ;
Lee, Hanho .
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (05) :560-567