Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial Vcm-Based Switching

被引:16
作者
Xing, Dezhi [1 ,2 ]
Zhu, Yan [1 ]
Chan, Chi-Hang [1 ]
Sin, Sai-Weng [1 ,2 ]
Ye, Fan [1 ,3 ]
Ren, Junyan [1 ,3 ]
U, Seng-Pan [1 ,2 ,4 ]
Martins, Rui Paulo [1 ,2 ,5 ]
机构
[1] Univ Macau, State Key Lab Analog & Mixed Signal, Macau 999078, Peoples R China
[2] Univ Macau, Fac Sci & Technol, Dept Elect & Comp Engn, Macau 999078, Peoples R China
[3] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
[4] Synopsys Macau Ltd, Macau 999078, Peoples R China
[5] Univ Lisbon, Inst Super Tecn, P-1649004 Lisbon, Portugal
关键词
Common mode variation; partial V-cm-based switching; time-interleaved successive approximation register analog-to-digital converter (TI SAR ADC); POWER;
D O I
10.1109/TVLSI.2016.2610864
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief presents a 7-bit 700-MS/s four-way time-interleaved successive approximation register (SAR) analog-to-digital converter (ADC). A partial V-cm-based switching method is proposed that requires less digital overhead from the SAR controller and achieves better conversion accuracy. Compared with switchback switching, the proposed method can further reduce the common mode variation by 50%. In addition, the impacts of such a reduction on the comparator offset, noise, and input parasitic are theoretically analyzed and verified by simulation. The prototype fabricated in a 65-nm CMOS technology occupies an active area of 0.025 mm(2). The measurement results at the 700 MS/s sampling rate show that the ADC achieves signal-to-noise-and-distortion ratio of 40 dB at Nyquist input and consumes 2.72 mW from a 1.2 V supply, which results in a Walden FoM of 48 fJ/conversion step.
引用
收藏
页码:1168 / 1172
页数:5
相关论文
共 17 条
[1]   Analysis and Design of a Low-Voltage Low-Power Double-Tail Comparator [J].
Babayan-Mashhadi, Samaneh ;
Lotfi, Reza .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) :343-352
[2]  
Chi-Hang Chan, 2011, 2011 IEEE Asian Solid-State Circuits Conference, P233, DOI 10.1109/ASSCC.2011.6123645
[3]   A 0.47-1.6 mW 5-bit 0.5-1 GS/s Time-Interleaved SAR ADC for Low-Power UWB Radios [J].
Harpe, Pieter J. A. ;
Busze, Ben ;
Philips, Kathleen ;
de Groot, Harmke .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (07) :1594-1602
[4]   A Decision-Error-Tolerant 45 nm CMOS 7b 1 GS/s Nonbinary 2b/Cycle SAR ADC [J].
Hong, Hyeok-Ki ;
Kim, Wan ;
Kang, Hyun-Wook ;
Park, Sun-Jae ;
Choi, Michael ;
Park, Ho-Jin ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (02) :543-555
[5]  
Hong HK, 2013, ISSCC DIG TECH PAP I, V56, P470, DOI 10.1109/ISSCC.2013.6487819
[6]   10-bit 30-MS/s SAR ADC Using a Switchback Switching Method [J].
Huang, Guan-Ying ;
Chang, Soon-Jyh ;
Liu, Chun-Cheng ;
Lin, Ying-Zu .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (03) :584-588
[7]   A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure [J].
Liu, Chun-Cheng ;
Chang, Soon-Jyh ;
Huang, Guan-Ying ;
Lin, Ying-Zu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :731-740
[8]  
Miyahara M., 2012, IEEE ISSCC, P388
[9]  
Tripathi V., 2013, 2013 Proceedings of the ESSCIRC (ESSCIRC), P117, DOI DOI 10.1109/ESSCIRC.2013.6649086
[10]   A 10-bit Charge-Redistribution ADC Consuming 1.9 μW at 1 MS/s [J].
van Elzakker, Michiel ;
van Tuijl, Ed ;
Geraedts, Paul ;
Schinkel, Daniel ;
Klumperink, Eric A. M. ;
Nauta, Bram .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) :1007-1015