A high efficient simulation environment for HDTV video decoder in VLSI design

被引:0
|
作者
Mao, X [1 ]
Wang, H [1 ]
Gong, HM [1 ]
Wang, W [1 ]
He, YL [1 ]
Lou, J [1 ]
Yu, L [1 ]
Yao, QD [1 ]
Pirsch, P [1 ]
机构
[1] Univ Hannover, Inst Microelect Circuits & Syst, D-30167 Hannover, Germany
来源
VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2002, PTS 1 AND 2 | 2002年 / 4671卷
关键词
verification; MPEG-2; HDTV; video decoder;
D O I
10.1117/12.453023
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
With the increase of the complex of VLSI such as the SoC (System on Chip) of MPEG-2(1) Video decoder with HDTV scalability especially, simulation and verification of the full design, even as high as the behavior level in HDL, often proves to be very slow, costly and it is difficult to perform full verification until late in the design process. Therefore, they become bottleneck of the procedure of HDTV video decoder design, and influence it's time-to-mark-et mostly. In this paper, the architecture of Hardware/Software Interface of HDTV video decoder is studied, and a Hardware-Software Mixed Simulation (HSMS) platform is proposed to check and correct error in the early design stage, based on the algorithm of MPEG-2 video decoding. The application of HSMS to target system could be achieved by employing several introduced approaches. Those approaches speed up the simulation and verification task without decreasing performance.
引用
收藏
页码:1006 / 1014
页数:9
相关论文
共 50 条
  • [41] High throughput and low memory access sub-pixel interpolation architecture for H.264/AVC HDTV decoder
    Wang, RG
    Li, M
    Li, JT
    Zhang, YD
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (03) : 1006 - 1013
  • [42] A high-speed memory interface architecture for MPEG2 video decoder
    Jia Xiaoling
    Chen Guanghua
    Zou Weiyu
    PROCEEDINGS OF THE SEVENTH IEEE CPMT CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN, PACKAGING AND FAILURE ANALYSIS (HDP'05), 2005, : 538 - 541
  • [43] High definition DLP zoom projector lens design with TIR prism for high definition television (HDTV)
    Fang, Yi Chin
    Lin, Wei Teng
    Tsai, Hsien Lin
    INTERNATIONAL OPTICAL DESIGN CONFERENCE 2006, PTS 1 AND 2, 2006, 6342
  • [44] An efficient algorithm for simulation study of video traffic in ATM networks
    Aduba, CN
    Sadiku, MN
    IEEE SOUTHEASTCON 2002: PROCEEDINGS, 2002, : 171 - 173
  • [45] Accelerating a MPEG-4 video decoder through custom software/hardware co-design
    Diaz, Jorge L.
    Barreto, Dacil
    Garcia, Luz
    Marrero, Gustavo
    Carballo, Pedro P.
    Nunez, Antonio
    VLSI CIRCUITS AND SYSTEMS III, 2007, 6590
  • [46] A 252Kgates/4.9Kbytes SRAM/71mW Multistandard Video Decoder for High Definition Video Applications
    Chien, Chih-Da
    Chien, Cheng-An
    Chu, Jui-Chin
    Guo, Jiun-In
    Cheng, Ching-Hwa
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (01)
  • [47] A High-Throughput Hardware Design for the AV1 Decoder Intraprediction
    Goebel, Jones William
    Agostini, Luciano Volcan
    Zatt, Bruno
    Porto, Marcelo Schiavon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (04) : 498 - 511
  • [48] An 8K H.265/HEVC Video Decoder Chip With a New System Pipeline Design
    Zhou, Dajiang
    Wang, Shihao
    Sun, Heming
    Zhou, Jianbin
    Zhu, Jiayi
    Zhao, Yijin
    Zhou, Jinjia
    Zhang, Shuping
    Kimura, Shinji
    Yoshimura, Takeshi
    Goto, Satoshi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (01) : 113 - 126
  • [49] A Scalable Image/Video Processing Platform with Open Source Design and Verification Environment
    Yang, Xiaokun
    Zhang, Yunxiang
    Wu, Lei
    PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 110 - 116
  • [50] Agent-Based Simulation as a Tool for the Design of a Virtual Training Environment
    Bosse, Tibor
    de Man, Jeroen
    Gerritsen, Charlotte
    2014 IEEE/WIC/ACM INTERNATIONAL JOINT CONFERENCES ON WEB INTELLIGENCE (WI) AND INTELLIGENT AGENT TECHNOLOGIES (IAT), VOL 3, 2014, : 40 - 47