A high efficient simulation environment for HDTV video decoder in VLSI design

被引:0
|
作者
Mao, X [1 ]
Wang, H [1 ]
Gong, HM [1 ]
Wang, W [1 ]
He, YL [1 ]
Lou, J [1 ]
Yu, L [1 ]
Yao, QD [1 ]
Pirsch, P [1 ]
机构
[1] Univ Hannover, Inst Microelect Circuits & Syst, D-30167 Hannover, Germany
来源
VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2002, PTS 1 AND 2 | 2002年 / 4671卷
关键词
verification; MPEG-2; HDTV; video decoder;
D O I
10.1117/12.453023
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
With the increase of the complex of VLSI such as the SoC (System on Chip) of MPEG-2(1) Video decoder with HDTV scalability especially, simulation and verification of the full design, even as high as the behavior level in HDL, often proves to be very slow, costly and it is difficult to perform full verification until late in the design process. Therefore, they become bottleneck of the procedure of HDTV video decoder design, and influence it's time-to-mark-et mostly. In this paper, the architecture of Hardware/Software Interface of HDTV video decoder is studied, and a Hardware-Software Mixed Simulation (HSMS) platform is proposed to check and correct error in the early design stage, based on the algorithm of MPEG-2 video decoding. The application of HSMS to target system could be achieved by employing several introduced approaches. Those approaches speed up the simulation and verification task without decreasing performance.
引用
收藏
页码:1006 / 1014
页数:9
相关论文
共 50 条
  • [31] Variable radix-2 multibit coding for 400 Mpixel/s DCT/IDCT of HDTV video decoder
    Kim, DW
    Choi, JR
    INTEGRATION-THE VLSI JOURNAL, 2003, 35 (02) : 47 - 67
  • [32] A comprehensive simulation and test environment for prototype VLSI verification
    Kobayashi, K
    Onodera, H
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2004, E87D (03): : 630 - 636
  • [33] AVS video decoder system modeling and design based on SystemC
    Chen Mei Fen
    Zhou Jian Yang
    Liu Xiao Wei
    Yin Hui Qing
    2008 2ND INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION, 2008, : 382 - +
  • [34] An AVS Video Decoder Design and Implementation Based On Parallel Algorithm
    Sui, Chunchun
    Wang, Ning
    Chen, Ling
    Cao, Xixin
    12TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY: ICT FOR GREEN GROWTH AND SUSTAINABLE DEVELOPMENT, VOLS 1 AND 2, 2010, : 1606 - 1609
  • [35] High-Throughput H.264/AVC High-Profile CABAC Decoder for HDTV Applications
    Yang, Yao-Chang
    Guo, Jiun-In
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (09) : 1395 - 1399
  • [36] A low power, VLSI object recognition processor using Sparse FIND feature for 60 fps HDTV resolution video
    Matsukawa, Go
    Kodama, Taisuke
    Nishizumi, Yuri
    Kajihara, Koichi
    Nakanishi, Chikako
    Izumi, Shintaro
    Kawaguchi, Hiroshi
    Goto, Toshio
    Kato, Takeo
    Yoshimoto, Masahiko
    IEICE ELECTRONICS EXPRESS, 2017, 14 (15):
  • [37] A High-performance Hardwired CABAC Decoder for Ultra-high Resolution Video
    Chen, Jian-Wen
    Lin, Youn-Long
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (03) : 1614 - 1622
  • [38] A Sub-100 mW Dual-Core HOG Accelerator VLSI for Parallel Feature Extraction Processing for HDTV Resolution Video
    Mizuno, Kosuke
    Takagi, Kenta
    Terachi, Yosuke
    Izumi, Shintaro
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (04) : 433 - 443
  • [39] NTSC/PAL/SECAM digital video decoder with high-precision resamplers
    Suzuki, Y
    Gai, T
    Yamakawa, M
    Sugiura, H
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (01) : 287 - 294
  • [40] High throughput and low memory access sub-pixel interpolation architecture for H.264/AVC HDTV decoder
    Wang, RG
    Li, M
    Li, JT
    Zhang, YD
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (03) : 1006 - 1013