FPGA Based Arbiter Physical Unclonable Function Implementation with Reduced Hardware Overhead

被引:0
|
作者
Ivaniuk, Alexander A. [1 ]
Zalivaka, Siarhei S. [1 ]
机构
[1] Belarusian State Univ Informat & Radioelect, Minsk 220013, BELARUS
关键词
Physical Unclonable Function; Arbiter; FPGA; LUT; Symmetrical path;
D O I
10.1007/978-3-030-35430-5_18
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The existing implementations of the arbiter physical unclonable function (PUF) are based on synthesis of configurable symmetric paths, each link of which is a pair of two-input multiplexers providing two configurations of test signal translation: straight and exchange. To build a single link on FPGA, it is necessary to use two built-in LUT blocks, providing the implementation of two multiplexers, and the hardware resources of the LUT blocks are not fully utilized. The paper presents a new architecture of symmetric paths of the arbiter PUF, providing efficient use of the hardware resources of LUT blocks for various Xilinx Artix-7 FPGA family.
引用
收藏
页码:216 / 227
页数:12
相关论文
共 50 条
  • [41] Memristor-based Arbiter Physically Unclonable Function (APUF) with Multiple Response Bits
    Loong, Julius Teo Han
    Hashim, Noor Alia Nor
    Hamid, Fazrena Azlee
    PROCEEDINGS OF THE 14TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2016,
  • [42] Piezoresistive-Based Physical Unclonable Function
    Abdolinezhad, Saeed
    Stavrov, Vladimir
    Zimmermann, Lukas
    Sikora, Axel
    IEEE SENSORS JOURNAL, 2024, 24 (07) : 11484 - 11494
  • [43] Flash Memory Based Physical Unclonable Function
    Sakib, Sadman
    Rahman, Md Tauhidur
    Milenkovic, Aleksandar
    Ray, Biswajit
    2019 IEEE SOUTHEASTCON, 2019,
  • [44] FPGA based hardware implementation of Bat Algorithm
    Ben Ameur, Mohamed Sadok
    Sakly, Anis
    APPLIED SOFT COMPUTING, 2017, 58 : 378 - 387
  • [45] AI hardware oriented neural network physical unclonable function and its evaluation
    Nozaki, Yusuke
    Shibagaki, Kazuya
    Takemoto, Shu
    Yoshikawa, Masaya
    ELECTRONICS AND COMMUNICATIONS IN JAPAN, 2020, 103 (11-12) : 54 - 62
  • [46] A low-overhead and high-reliability physical unclonable function (PUF) for cryptography
    Liu, Wenrui
    Cheng, Jiafeng
    Sun, Nengyuan
    Sha, Heng
    Jin, Ming
    Zhao, Hongyang
    Pan, Zhiyuan
    Wang, Jinghe
    Kose, Selcuk
    Yu, Weize
    INTEGRATION-THE VLSI JOURNAL, 2024, 96
  • [47] AI hardware oriented neural network physical unclonable function and its evaluation
    Nozaki Y.
    Shibagaki K.
    Takemoto S.
    Yoshikawa M.
    Nozaki, Yusuke (143430019@ccalumni.meijo-u.ac.jp), 1600, Institute of Electrical Engineers of Japan (140): : 689 - 696
  • [48] FPGA IP PROTECTION BY BINDING FINITE STATE MACHINE TO PHYSICAL UNCLONABLE FUNCTION
    Zhang, Jiliang
    Lin, Yaping
    Lyu, Yongqiang
    Qu, Gang
    Cheung, Ray C. C.
    Che, Wenjie
    Zhou, Qiang
    Bian, Jinian
    2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,
  • [49] Physical Unclonable Functions based Hardware Obfuscation Techniques: A State of the Art
    Kareem, Husam
    Dunaev, Dmitriy
    PROCEEDINGS OF 2021 16TH IBERIAN CONFERENCE ON INFORMATION SYSTEMS AND TECHNOLOGIES (CISTI'2021), 2021,
  • [50] Highly reliable XoR Feed Arbiter Physical Unclonable Function (XFAPUF) in 180 nm process for IoT security
    Podeti, Raveendra
    Rao, Patri Sreehari
    Muralidhar, P.
    MICROPROCESSORS AND MICROSYSTEMS, 2021, 87