An Area-Efficient Parallel Turbo Decoder Based on Contention Free Algorithm

被引:0
作者
Tseng, Kai-Hsin [1 ]
Chuang, Hsiang-Tsung [1 ]
Tseng, Shao-Yen [1 ]
Fang, Wai-Chi [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
来源
2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM | 2009年
关键词
D O I
10.1109/VDAT.2009.5158130
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a contention free algorithm for solving memory collision problem of parallel Turbo decoder architecture using the simulated annealing algorithm is presented. Furthermore, we proposed two area-efficient extrinsic memory schemes based on the parallel contention free Turbo decoder. One of the proposed schemes employs only multiple single port memories with one temporary buffer instead of the original dual port or two port memories and the other scheme further employs an additional non-linear extrinsic mapping architecture. The proposed schemes lead to approximately 37% and 46% memory area reduction, respectively, for 16-parallel Turbo decoder in comparison to the conventional dual port memory scheme under the UMC 0.13-mu m CMOS process.
引用
收藏
页码:203 / 206
页数:4
相关论文
共 12 条
[1]  
Berrou C., 1993, Near shannon limit error-correcting coding and decoding, P1064, DOI 10.1109/ICC.1993.397441
[2]  
BOUGARD, 2003, P INT S TURB COD REL, P511
[3]  
Boutillon E., 2007, P IEEE JUN, P1201
[4]  
ERTEL J, 2004, P 5 INT JTG C JAN
[5]  
GARRETT D, P 2001 INT S LOW POW, P328
[6]  
Lim A, 2004, PROC INT C TOOLS ART, P514
[7]  
LIN CH, 2008, P IEEE ISCAS 2008 SE
[8]  
NIMBALKER A, 2004, INT S INF THEOR JUN
[9]  
Tarable A., 2003, P 3 INT S TURB COD R, P153
[10]  
Thul MJ, 2003, INT CONF ACOUST SPEE, P613