Floating Body DRAM with Body Raised and Source/Drain Separation

被引:4
作者
Giusi, Gino [1 ]
机构
[1] Univ Messina, Dept Engn, I-98166 Messina, Italy
关键词
one-transistor dynamic random-access memory; floating body; ultra-thin body; trap assisted tunneling; band to band tunneling; device simulations; random dopant fluctuation;
D O I
10.3390/electronics10060706
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
One-Transistor (1T) DRAMs are one of the potential replacements for conventional 1T-1C dynamic memory cells for future scaling of embedded and stand-alone memory architectures. In this work, a scaled (channel length 10nm) floating body 1T memory device architecture with ultra-thin body is studied, which uses a combined approach of a body raised storage region and separated source/drain regions having the role to reduce thermal and field enhanced band-to-band recombination. The physical mechanisms along the geometry and bias scaling are discussed in order to address the requirements of embedded or stand-alone applications. Two-dimensional device simulations show that, with proper optimization of the geometry and bias, the combined approach allows the increase of the retention time and of the programming window by more than one order of magnitude.
引用
收藏
页码:1 / 12
页数:12
相关论文
共 17 条
[1]   Double-Gate Junctionless 1T DRAM With Physical Barriers for Retention Improvement [J].
Ansari, Md. Hasan Raza ;
Navlakha, Nupur ;
Lee, Jae Yoon ;
Cho, Seongjae .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) :1471-1479
[2]   Scaling limits of double-gate and surround-gate Z-RAM cells [J].
Butt, Nauman Z. ;
Alam, Muhammad Ashraful .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (09) :2255-2262
[3]   A review of the Z2-FET 1T-DRAM memory: Operation mechanisms and key parameters [J].
Cristoloveanu, S. ;
Lee, K. H. ;
Parihar, M. S. ;
El Dirani, H. ;
Lacord, J. ;
Martinie, S. ;
Le Royer, C. ;
Barbe, J. -Ch. ;
Mescot, X. ;
Fonteneau, P. ;
Galy, Ph. ;
Gamiz, F. ;
Navarro, C. ;
Cheng, B. ;
Duan, M. ;
Adamu-Lema, F. ;
Asenov, A. ;
Taur, Y. ;
Xu, Y. ;
Kim, Y-T. ;
Wan, J. ;
Bawedin, M. .
SOLID-STATE ELECTRONICS, 2018, 143 :10-19
[4]   Investigation on junctionless floating body DRAMs including Trap Assisted Tunneling [J].
Giusi, Gino .
SOLID-STATE ELECTRONICS, 2020, 169
[5]   Physical insights of body effect and charge degradation in floating-body DRAMs [J].
Giusi, Gino .
SOLID-STATE ELECTRONICS, 2014, 95 :1-7
[6]   Junction Engineering of 1T-DRAMs [J].
Giusi, Gino ;
Iannaccone, Giuseppe .
IEEE ELECTRON DEVICE LETTERS, 2013, 34 (03) :408-410
[7]   Bipolar Mode Operation and Scalability of Double-Gate Capacitorless 1T-DRAM Cells [J].
Giusi, Gino ;
Alam, Muhammad Ashraful ;
Crupi, Felice ;
Pierro, Silvio .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (08) :1743-1750
[8]   Effect of Band-to-Band Tunneling on Junctionless Transistors [J].
Gundapaneni, Suresh ;
Bajaj, Mohit ;
Pandey, Rajan K. ;
Murali, Kota V. R. M. ;
Ganguly, Swaroop ;
Kottantharayil, Anil .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (04) :1023-1029
[9]   A NEW RECOMBINATION MODEL FOR DEVICE SIMULATION INCLUDING TUNNELING [J].
HURKX, GAM ;
KLAASSEN, DBM ;
KNUVERS, MPG .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (02) :331-338
[10]  
Kim G., 2009, P 2009 IEEE NAN MAT