New simultaneous switching noise analysis and modeling for high-speed and high-density CMOS IC package design

被引:25
|
作者
Eo, Y [1 ]
Eisenstadt, WR
Jeong, JY
Kwon, OK
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[2] Univ Suwon, Dept Elect Engn, Whasung Gun, South Korea
[3] Hanyang Univ, Dept Elect Engn, Tokyo 134, Japan
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2000年 / 23卷 / 02期
关键词
CMOS; integrated circuits; package; simultaneous switching noise; switching;
D O I
10.1109/6040.846649
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new simple but accurate simultaneous-switching-noise (SSN) model for complementary metal-oxide-semiconductor (CMOS) integrated circuit (IC) package design was developed. Since the model is based on the sub-micron metal-oxide-semiconductor (MOS) device model, it can fairly well predict the SSN for today's sub-micron based very large scale integration (VLSI) circuits, In order to derive the SSN model, the ground path current is determined by taking into account all the circuit components such as the transistor resistance, lead inductance, load capacitance, and oscillation frequency of the noise signal. Since the current slew rate is not constant during the device switching, a rigorous analysis to determine the current slew rate was performed. Then a new simple but accurate closed-form SSN model was developed by accurately determining current slew rate for SSN with the alpha-power-law of a sub-micron transistor drain current, The derived SSN model implicitly includes all the critical circuit performance and package parameters. The model is verified with the general-purpose circuit simulator, HSPICE, The model shows an excellent agreement with simulation even in the worst case (i.e,, within a 10% margin of error but normally within a 5% margin of error). A package design methodology is presented by using the developed model.
引用
收藏
页码:303 / 312
页数:10
相关论文
共 50 条
  • [41] DESIGN AND ANALYSIS OF IMPROVED LOW POWER AND HIGH-SPEED N-BIT ADDER
    Roberts, Michaelraj Kingston
    Anguraj, Parthibaraj
    Krishnan, Thiruvenkadam
    2021 INTERNATIONAL CONFERENCE ON DECISION AID SCIENCES AND APPLICATION (DASA), 2021,
  • [42] Design and analysis of high-speed split-segmented switched-capacitor DACs
    Quoc-Tai Duong
    Bhide, Ameya
    Alvandpour, Atila
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (02) : 199 - 217
  • [43] Modeling and Analysis of Power Supply Noise Imbalance on Ultra High Frequency Differential Low Noise Amplifiers in a System-in-Package
    Koo, Kyoungchoul
    Shim, Yujeong
    Yoon, Changwook
    Kim, Jaemin
    Yoo, Jeongsik
    Pak, Jun So
    Kim, Joungho
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (03): : 602 - 616
  • [44] Analysis and Design of a High Gain CMOS Low Noise Amplifier for UWB Communication in 180 nm and 90 nm CMOS Processes
    Pourjafarian, Masoumeh
    Mafinezhad, Khalil
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 238 - 243
  • [45] Low-Noise Broadband CMOS TIA Based on Multi-Stage Stagger-Tuned Amplifier for High-Speed High-Sensitivity Optical Communication
    Li, Dan
    Liu, Ming
    Gao, Shengwei
    Shi, Yongjun
    Zhang, Yihua
    Li, Zhiyong
    Chiang, Patrick Yin
    Maloberti, Franco
    Geng, Li
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (10) : 3676 - 3689
  • [46] DC Noise Margin and Failure Analysis of Proposed Low Swing Voltage SRAM cell for High Speed CMOS Circuits
    Upadhyay, Prashant
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 966 - 970
  • [47] A HIGHLY DRIVABLE CMOS DESIGN WITH VERY NARROW SIDEWALL AND NOVEL CHANNEL PROFILE FOR 3.3 V HIGH-SPEED LOGIC APPLICATION
    IDA, J
    ISHII, S
    KAJITA, Y
    YOKOYAMA, T
    INO, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (04) : 525 - 531
  • [48] A new modeling and optimization of gain-boosted cascode amplifier for high-speed and low-voltage applications
    Ahmadi, MM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (03) : 169 - 173
  • [49] Design of High-Speed Dual Port 8T SRAM Cell with Simultaneous and Parallel READ-WRITE Feature
    Aura, Shourin Rahman
    Huq, S. M. Ishraqul
    Biswas, Satyendra N.
    INTERNATIONAL JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING SYSTEMS, 2022, 13 (09) : 823 - 829
  • [50] A New High-Density 10T CMOS Gate-Array Base Cell for Two-Port SRAM Applications
    Shibata, Nobutaro
    Gotoh, Yoshinori
    Ishihara, Takako
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (06): : 717 - 726