New simultaneous switching noise analysis and modeling for high-speed and high-density CMOS IC package design

被引:25
|
作者
Eo, Y [1 ]
Eisenstadt, WR
Jeong, JY
Kwon, OK
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[2] Univ Suwon, Dept Elect Engn, Whasung Gun, South Korea
[3] Hanyang Univ, Dept Elect Engn, Tokyo 134, Japan
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2000年 / 23卷 / 02期
关键词
CMOS; integrated circuits; package; simultaneous switching noise; switching;
D O I
10.1109/6040.846649
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new simple but accurate simultaneous-switching-noise (SSN) model for complementary metal-oxide-semiconductor (CMOS) integrated circuit (IC) package design was developed. Since the model is based on the sub-micron metal-oxide-semiconductor (MOS) device model, it can fairly well predict the SSN for today's sub-micron based very large scale integration (VLSI) circuits, In order to derive the SSN model, the ground path current is determined by taking into account all the circuit components such as the transistor resistance, lead inductance, load capacitance, and oscillation frequency of the noise signal. Since the current slew rate is not constant during the device switching, a rigorous analysis to determine the current slew rate was performed. Then a new simple but accurate closed-form SSN model was developed by accurately determining current slew rate for SSN with the alpha-power-law of a sub-micron transistor drain current, The derived SSN model implicitly includes all the critical circuit performance and package parameters. The model is verified with the general-purpose circuit simulator, HSPICE, The model shows an excellent agreement with simulation even in the worst case (i.e,, within a 10% margin of error but normally within a 5% margin of error). A package design methodology is presented by using the developed model.
引用
收藏
页码:303 / 312
页数:10
相关论文
共 50 条
  • [31] A 3x9 Gb/s Shared, All-Digital CDR for High-Speed, High-Density I/O
    Loh, Matthew
    Emami-Neyestanak, Azita
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (03) : 641 - 651
  • [32] Signal Integrity Co- Design of a High-Speed (20 Gbps) Analog Passive CMOS Switch
    Manian, Srikanth
    Shanmuganarayanan, S.
    Murugan, Rajen
    Ankamah-Kusi, Sylvester
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1017 - 1021
  • [33] Design and modeling of high-impedance electromagnetic surfaces for switching noise suppression in power planes
    Kamgaing, T
    Ramahi, OM
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2005, 47 (03) : 479 - 489
  • [34] New protection circuit for high-speed switching and start-up of a practical matrix converter
    Andreu, Jon
    Miguel De Diego, Jose
    Martinez de Alegria, Inigo
    Kortabarria, Inigo
    Luis Martin, Jose
    Ceballos, Salvador
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (08) : 3100 - 3114
  • [35] POWER-SUM ESTIMATION OF ELECTROMAGNETIC NOISE RADIATED FROM HIGH-SPEED CMOS PRINTED-CIRCUIT BOARDS
    WADA, O
    KOSAKA, M
    OKA, H
    KOGA, R
    SANO, H
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1992, E75B (03) : 165 - 173
  • [36] Design of a 12-bit high-speed CMOS D/A converter using a new 3D digital decoder structure useful for wireless transmitter applications
    Aliparast, Peiman
    Koozehkanany, Ziaadin Daei
    Sobhi, Jafar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 68 (03) : 315 - 328
  • [37] Design of a 12-bit high-speed CMOS D/A converter using a new 3D digital decoder structure useful for wireless transmitter applications
    Peiman Aliparast
    Ziaadin Daei Koozehkanany
    Jafar Sobhi
    Analog Integrated Circuits and Signal Processing, 2011, 68 : 315 - 328
  • [38] A compact multilayer IC package model for efficient simulation, analysis, and design of high-performance VLSI circuits
    Eo, YS
    Eisenstadt, WR
    Jin, WJ
    Choi, JW
    Shim, JG
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2003, 26 (04): : 392 - 401
  • [39] Clock driver design for low-power high-speed 90-nm CMOS register array
    Enomoto, Tadayoshi
    Nagayama, Suguru
    Shikano, Hiroaki
    Hagiwara, Yousuke
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (04): : 553 - 561
  • [40] Analysis of Temporal Variations in Time-Domain Reflectometry Impedance of Fine Line on High-Density Package Substrate
    Wang, Jun
    Wei, Tao
    Lu, Jianmin
    Xu, Yan
    Li, Aobo
    Yuan, Haiyue
    Luo, Yuhuan
    Chu, Xiuqin
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2025, 74