New simultaneous switching noise analysis and modeling for high-speed and high-density CMOS IC package design

被引:25
|
作者
Eo, Y [1 ]
Eisenstadt, WR
Jeong, JY
Kwon, OK
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[2] Univ Suwon, Dept Elect Engn, Whasung Gun, South Korea
[3] Hanyang Univ, Dept Elect Engn, Tokyo 134, Japan
来源
关键词
CMOS; integrated circuits; package; simultaneous switching noise; switching;
D O I
10.1109/6040.846649
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new simple but accurate simultaneous-switching-noise (SSN) model for complementary metal-oxide-semiconductor (CMOS) integrated circuit (IC) package design was developed. Since the model is based on the sub-micron metal-oxide-semiconductor (MOS) device model, it can fairly well predict the SSN for today's sub-micron based very large scale integration (VLSI) circuits, In order to derive the SSN model, the ground path current is determined by taking into account all the circuit components such as the transistor resistance, lead inductance, load capacitance, and oscillation frequency of the noise signal. Since the current slew rate is not constant during the device switching, a rigorous analysis to determine the current slew rate was performed. Then a new simple but accurate closed-form SSN model was developed by accurately determining current slew rate for SSN with the alpha-power-law of a sub-micron transistor drain current, The derived SSN model implicitly includes all the critical circuit performance and package parameters. The model is verified with the general-purpose circuit simulator, HSPICE, The model shows an excellent agreement with simulation even in the worst case (i.e,, within a 10% margin of error but normally within a 5% margin of error). A package design methodology is presented by using the developed model.
引用
收藏
页码:303 / 312
页数:10
相关论文
共 50 条
  • [31] ELECTRICAL DESIGN OF A HIGH-SPEED COMPUTER PACKAGE
    DAVIDSON, EE
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1982, 26 (03) : 349 - 361
  • [32] The Signal Integrity of The High-speed IC Design
    Huang, Kaer
    Liu, Wenyi
    Zhang, Yan
    Yan, Hongcheng
    2010 6TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS NETWORKING AND MOBILE COMPUTING (WICOM), 2010,
  • [33] DESIGN FOR GAAS HIGH-SPEED DIGITAL IC
    INO, M
    TOGASHI, M
    SUTOH, H
    OSAFUNE, K
    REVIEW OF THE ELECTRICAL COMMUNICATIONS LABORATORIES, 1988, 36 (06): : 509 - 515
  • [34] MODELING DEVICE ISOLATION IN HIGH-DENSITY CMOS
    CHEN, JY
    SNYDER, DE
    IEEE ELECTRON DEVICE LETTERS, 1986, 7 (02) : 64 - 65
  • [35] Design of a Novel, High-Density, High-Speed 10 kV SiC MOSFET Module
    DiMarino, Christina
    Johnson, Mark
    Mouawad, Bassem
    Li, Jianfeng
    Boroyevich, Dushan
    Burgos, Rolando
    Lu, Guo-Quan
    Wang, Meiyu
    2017 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2017, : 4003 - 4010
  • [36] Design and Development of a High-Density, High-Speed 10 kV SiC MOSFET Module
    DiMarino, Christina
    Boroyevich, Dushan
    Burgos, Rolando
    Johnson, Mark
    Lu, G-Q.
    2017 19TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'17 ECCE EUROPE), 2017,
  • [37] GATED ISOLATION STRUCTURE FOR HIGH-DENSITY, HIGH-SPEED RADIATION-HARDENED BULK CMOS TECHNOLOGY
    CHEN, HH
    HSU, JJ
    LIANG, WC
    WANG, HY
    HUANG, FJ
    CHOU, TG
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1988, 135 (03) : C129 - C129
  • [38] RELIABILITY OF HIGH-SPEED CMOS LOGIC IN THE PLASTIC DIL PACKAGE
    GOTTESFELD, S
    GIBBONS, L
    ELECTRONIC ENGINEERING, 1984, 56 (694): : 107 - &
  • [39] A Low-Noise Design Technique for High-Speed CMOS Optical Receivers
    Li, Dan
    Minoia, Gabriele
    Repossi, Matteo
    Baldi, Daniele
    Temporiti, Enrico
    Mazzanti, Andrea
    Svelto, Francesco
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (06) : 1437 - 1447
  • [40] Design of a high-speed, low-noise CMOS data output buffer
    Haque, Rezaul
    Sendrowski, Andrzej
    Baltar, Bob
    Monasa, Saad
    INTEGRATION-THE VLSI JOURNAL, 2006, 39 (03) : 252 - 266