New simultaneous switching noise analysis and modeling for high-speed and high-density CMOS IC package design

被引:25
|
作者
Eo, Y [1 ]
Eisenstadt, WR
Jeong, JY
Kwon, OK
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[2] Univ Suwon, Dept Elect Engn, Whasung Gun, South Korea
[3] Hanyang Univ, Dept Elect Engn, Tokyo 134, Japan
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2000年 / 23卷 / 02期
关键词
CMOS; integrated circuits; package; simultaneous switching noise; switching;
D O I
10.1109/6040.846649
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new simple but accurate simultaneous-switching-noise (SSN) model for complementary metal-oxide-semiconductor (CMOS) integrated circuit (IC) package design was developed. Since the model is based on the sub-micron metal-oxide-semiconductor (MOS) device model, it can fairly well predict the SSN for today's sub-micron based very large scale integration (VLSI) circuits, In order to derive the SSN model, the ground path current is determined by taking into account all the circuit components such as the transistor resistance, lead inductance, load capacitance, and oscillation frequency of the noise signal. Since the current slew rate is not constant during the device switching, a rigorous analysis to determine the current slew rate was performed. Then a new simple but accurate closed-form SSN model was developed by accurately determining current slew rate for SSN with the alpha-power-law of a sub-micron transistor drain current, The derived SSN model implicitly includes all the critical circuit performance and package parameters. The model is verified with the general-purpose circuit simulator, HSPICE, The model shows an excellent agreement with simulation even in the worst case (i.e,, within a 10% margin of error but normally within a 5% margin of error). A package design methodology is presented by using the developed model.
引用
收藏
页码:303 / 312
页数:10
相关论文
共 50 条
  • [21] DESIGN OF A LOW-POWER HIGH-SPEED COMPARATOR IN 0.13μm CMOS
    Fouzy, B. B. A.
    Reaz, M. B. I.
    Bhuiyan, M. A. S.
    Badal, M. T. I.
    Hashim, F. H.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 289 - 292
  • [22] A High-Speed Three-Stage CMOS OP Amplifier with a Dynamic Switching Bias Circuit
    Wakaumi, Hiroo
    ENGINEERING LETTERS, 2013, 21 (04) : 218 - 223
  • [23] A layout-based schematic method for very high-speed CMOS cell design
    Mu, FH
    Svensson, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) : 144 - 148
  • [24] Package clock distribution design optimization for high-speed and low-power VLSI's
    Zhu, Q
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1997, 20 (01): : 56 - 63
  • [25] High-Speed Low-Noise PNP PIN Phototransistor Integrated in a 0.35 μm CMOS Process
    Kostov, Plamen
    Gaberl, Wolfgang
    Hofbauer, Michael
    Zimmermann, Horst
    2013 IEEE PHOTONICS CONFERENCE (IPC), 2013, : 588 - 589
  • [26] High-Frequency CMOS Active Inductor: Design Methodology and Noise Analysis
    Zito, Domenico
    Pepe, Domenico
    Fonte, Alessandro
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (06) : 1123 - 1136
  • [27] Low-Voltage and High-Speed CMOS Circuit Design with Low-Power Mode
    Berg, Yngvar
    Mirmotahari, Omid
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 57 - 60
  • [28] A Systematic Study of ESD Protection Co-Design With High-Speed and High-Frequency ICs in 28 nm CMOS
    Lu, Fei
    Ma, Rui
    Dong, Zongyu
    Wang, Li
    Zhang, Chen
    Wang, Chenkun
    Chen, Qi
    Wang, X. Shawn
    Zhang, Feilong
    Li, Cheng
    Tang, He
    Cheng, Yuhua
    Wang, Albert
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (10) : 1746 - 1757
  • [29] Mitigation of simultaneous switching noise in high speed circuit using electromagnetic bandgap structures with interdigial meander bridge
    Hung, Kuo-Chiang
    Lin, Ding-Bing
    Wu, Chun-Te
    Wu, Leon
    2007 6TH INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS & SIGNAL PROCESSING, VOLS 1-4, 2007, : 694 - +
  • [30] A New MAC Design Using High-Speed Partial Product Summation Tree
    Asadee, P.
    2009 2ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, VOL 3, 2009, : 231 - 234