共 50 条
- [21] DESIGN OF A LOW-POWER HIGH-SPEED COMPARATOR IN 0.13μm CMOS 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 289 - 292
- [24] Package clock distribution design optimization for high-speed and low-power VLSI's IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1997, 20 (01): : 56 - 63
- [25] High-Speed Low-Noise PNP PIN Phototransistor Integrated in a 0.35 μm CMOS Process 2013 IEEE PHOTONICS CONFERENCE (IPC), 2013, : 588 - 589
- [27] Low-Voltage and High-Speed CMOS Circuit Design with Low-Power Mode 2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 57 - 60
- [29] Mitigation of simultaneous switching noise in high speed circuit using electromagnetic bandgap structures with interdigial meander bridge 2007 6TH INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS & SIGNAL PROCESSING, VOLS 1-4, 2007, : 694 - +
- [30] A New MAC Design Using High-Speed Partial Product Summation Tree 2009 2ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, VOL 3, 2009, : 231 - 234