New simultaneous switching noise analysis and modeling for high-speed and high-density CMOS IC package design

被引:25
|
作者
Eo, Y [1 ]
Eisenstadt, WR
Jeong, JY
Kwon, OK
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[2] Univ Suwon, Dept Elect Engn, Whasung Gun, South Korea
[3] Hanyang Univ, Dept Elect Engn, Tokyo 134, Japan
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2000年 / 23卷 / 02期
关键词
CMOS; integrated circuits; package; simultaneous switching noise; switching;
D O I
10.1109/6040.846649
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new simple but accurate simultaneous-switching-noise (SSN) model for complementary metal-oxide-semiconductor (CMOS) integrated circuit (IC) package design was developed. Since the model is based on the sub-micron metal-oxide-semiconductor (MOS) device model, it can fairly well predict the SSN for today's sub-micron based very large scale integration (VLSI) circuits, In order to derive the SSN model, the ground path current is determined by taking into account all the circuit components such as the transistor resistance, lead inductance, load capacitance, and oscillation frequency of the noise signal. Since the current slew rate is not constant during the device switching, a rigorous analysis to determine the current slew rate was performed. Then a new simple but accurate closed-form SSN model was developed by accurately determining current slew rate for SSN with the alpha-power-law of a sub-micron transistor drain current, The derived SSN model implicitly includes all the critical circuit performance and package parameters. The model is verified with the general-purpose circuit simulator, HSPICE, The model shows an excellent agreement with simulation even in the worst case (i.e,, within a 10% margin of error but normally within a 5% margin of error). A package design methodology is presented by using the developed model.
引用
收藏
页码:303 / 312
页数:10
相关论文
共 50 条
  • [1] Electrical measurement, modeling and analysis for high-speed and high-density IC package design
    Shin, DH
    Brenneman, ME
    Seol, BS
    Kim, YG
    2001 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, PROCEEDINGS, 2001, 4428 : 47 - 51
  • [2] Modeling of simultaneous switching noise in high speed systems
    Chun, S
    Swaminathan, M
    Smith, LD
    Srinivasan, J
    Jin, Z
    Iyer, MK
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2001, 24 (02): : 132 - 142
  • [3] A high-density, matched hexagonal transistor structure in standard CMOS technology for high-speed applications
    Van den Bosch, A
    Steyaert, MSJ
    Sansen, W
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2000, 13 (02) : 167 - 172
  • [4] SIMULTANEOUS SWITCHING NOISE ENABLER IN HIGH-SPEED BIOMEDICAL SYSTEMS BY INTEGRATED PLANE COUPLING
    Singh, Surender
    Agarwal, Ravinder
    Singh, V. R.
    INSTRUMENTATION SCIENCE & TECHNOLOGY, 2015, 43 (05) : 497 - 510
  • [5] Design of high-speed channel switching system
    Hu, Yong
    Liu, Qian
    Wang, Quoxiong
    THIRD INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION; NETWORK AND COMPUTER TECHNOLOGY (ECNCT 2021), 2022, 12167
  • [6] Minimizing Simultaneous Switching Noise at Reduced Power with Power Transmission Lines for High-Speed Signaling
    Telikepalli, Satyanarayana
    Swaminathan, Madhavan
    Keezer, David
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 29 - 32
  • [7] High-speed CMOS Track/Hold circuit design
    Kobayashi, H
    Zin, MAM
    Kobayashi, K
    San, H
    Sato, H
    Ichimura, JI
    Onaya, Y
    Kurosawa, N
    Kimura, Y
    Yuminaka, Y
    Tanaka, K
    Myono, T
    Abe, F
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 27 (1-2) : 161 - 170
  • [8] High-Speed CMOS Track/Hold Circuit Design
    Haruo Kobayashi
    Mohd Asmawi Mohamed Zin
    Kazuya Kobayashi
    Hao San
    Hiroyuki Sato
    Jun-Ichi Ichimura
    Yoshitaka Onaya
    Yuuichi Takahashi
    Naoki Kurosawa
    Yasuyuki Kimura
    Yasushi Yuminaka
    Kouji Tanaka
    Takao Myono
    Fuminori Abe
    Analog Integrated Circuits and Signal Processing, 2001, 27 : 161 - 170
  • [9] Design and optimization of a new CMOS high-speed H-H neuron
    Guo, Chunbing
    Xiao, Yicheng
    Jian, Mingchao
    Zhao, Jianlin
    Sun, Bo
    MICROELECTRONICS JOURNAL, 2023, 136
  • [10] Design and Analysis of CMOS High-Speed High Dynamic-Range Track-and-Hold Amplifiers
    Liu, Yu-Cheng
    Chang, Hong-Yeh
    Huang, Shu-Yan
    Chen, Kevin
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2015, 63 (09) : 2841 - 2853