New simultaneous switching noise analysis and modeling for high-speed and high-density CMOS IC package design

被引:25
作者
Eo, Y [1 ]
Eisenstadt, WR
Jeong, JY
Kwon, OK
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[2] Univ Suwon, Dept Elect Engn, Whasung Gun, South Korea
[3] Hanyang Univ, Dept Elect Engn, Tokyo 134, Japan
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2000年 / 23卷 / 02期
关键词
CMOS; integrated circuits; package; simultaneous switching noise; switching;
D O I
10.1109/6040.846649
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new simple but accurate simultaneous-switching-noise (SSN) model for complementary metal-oxide-semiconductor (CMOS) integrated circuit (IC) package design was developed. Since the model is based on the sub-micron metal-oxide-semiconductor (MOS) device model, it can fairly well predict the SSN for today's sub-micron based very large scale integration (VLSI) circuits, In order to derive the SSN model, the ground path current is determined by taking into account all the circuit components such as the transistor resistance, lead inductance, load capacitance, and oscillation frequency of the noise signal. Since the current slew rate is not constant during the device switching, a rigorous analysis to determine the current slew rate was performed. Then a new simple but accurate closed-form SSN model was developed by accurately determining current slew rate for SSN with the alpha-power-law of a sub-micron transistor drain current, The derived SSN model implicitly includes all the critical circuit performance and package parameters. The model is verified with the general-purpose circuit simulator, HSPICE, The model shows an excellent agreement with simulation even in the worst case (i.e,, within a 10% margin of error but normally within a 5% margin of error). A package design methodology is presented by using the developed model.
引用
收藏
页码:303 / 312
页数:10
相关论文
共 20 条
[1]   Noise computation in single chip packages [J].
Bathey, K ;
Swaminathan, M ;
Smith, LD ;
Cockerill, TJ .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (02) :350-360
[2]   MODELING AND MEASUREMENT OF A HIGH-PERFORMANCE COMPUTER POWER DISTRIBUTION-SYSTEM [J].
EVANS, R ;
TSUK, M .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1994, 17 (04) :467-471
[3]   Forming damped LRC parasitic circuits in simultaneously switched CMOS output buffers [J].
Gabara, TJ ;
Fischer, WC ;
Harrington, J ;
Troutman, WW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (03) :407-418
[4]   DESIGN AND CHARACTERIZATION OF A CMOS OFF-CHIP DRIVER RECEIVER WITH REDUCED POWER-SUPPLY DISTURBANCE [J].
HANAFI, HI ;
DENNARD, RH ;
CHEN, CL ;
WEISS, RJ ;
ZICHERMAN, DS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (05) :783-791
[5]   FUNDAMENTAL INTERCONNECTION ISSUES [J].
HATAMIAN, M ;
HORNAK, LA ;
LITTLE, TE ;
TEWKSBURY, SK ;
FRANZON, P .
AT&T TECHNICAL JOURNAL, 1987, 66 (04) :13-30
[6]  
LARSSON P, 1988, IEEE T CIRCUITS SYST, V45, P849
[7]   Computing inductive noise of CMOS drivers [J].
Rainal, AJ .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (04) :789-802
[8]  
SAKURAI T, 1990, IEEE J SOLID STATE C, V25, P549
[9]  
SAXENA AN, 1992, P IEDM 1992 SHORT CO
[10]   Effects and modeling of simultaneous switching noise for BiCMOS off-chip drivers [J].
Secker, DA ;
Prince, JL .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (03) :473-480