New simultaneous switching noise analysis and modeling for high-speed and high-density CMOS IC package design

被引:25
|
作者
Eo, Y [1 ]
Eisenstadt, WR
Jeong, JY
Kwon, OK
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[2] Univ Suwon, Dept Elect Engn, Whasung Gun, South Korea
[3] Hanyang Univ, Dept Elect Engn, Tokyo 134, Japan
来源
关键词
CMOS; integrated circuits; package; simultaneous switching noise; switching;
D O I
10.1109/6040.846649
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new simple but accurate simultaneous-switching-noise (SSN) model for complementary metal-oxide-semiconductor (CMOS) integrated circuit (IC) package design was developed. Since the model is based on the sub-micron metal-oxide-semiconductor (MOS) device model, it can fairly well predict the SSN for today's sub-micron based very large scale integration (VLSI) circuits, In order to derive the SSN model, the ground path current is determined by taking into account all the circuit components such as the transistor resistance, lead inductance, load capacitance, and oscillation frequency of the noise signal. Since the current slew rate is not constant during the device switching, a rigorous analysis to determine the current slew rate was performed. Then a new simple but accurate closed-form SSN model was developed by accurately determining current slew rate for SSN with the alpha-power-law of a sub-micron transistor drain current, The derived SSN model implicitly includes all the critical circuit performance and package parameters. The model is verified with the general-purpose circuit simulator, HSPICE, The model shows an excellent agreement with simulation even in the worst case (i.e,, within a 10% margin of error but normally within a 5% margin of error). A package design methodology is presented by using the developed model.
引用
收藏
页码:303 / 312
页数:10
相关论文
共 50 条
  • [1] Electrical measurement, modeling and analysis for high-speed and high-density IC package design
    Shin, DH
    Brenneman, ME
    Seol, BS
    Kim, YG
    2001 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, PROCEEDINGS, 2001, 4428 : 47 - 51
  • [2] The Electrical Design of High-speed and High-density ASIC Package
    Tao, Wenjun
    Li, Jun
    Zhou, Yunyan
    Wang, Qidong
    Cao, Liqiang
    Guidotti, Daniel
    Wan, Lixi
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 497 - 499
  • [3] DESIGN OF HIGH-SPEED, HIGH-DENSITY CNNS IN CMOS TECHNOLOGY
    CRUZ, JM
    CHUA, LO
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 1992, 20 (05) : 555 - 572
  • [4] Simultaneous Switching Noise Analysis for High-Speed Interface
    Takahashi, Narimasa
    Kagawa, Kenji
    Honda, Yutaka
    Takahashi, Yo
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (04): : 460 - 467
  • [5] Design of high-density interconnects for high-speed transmission
    Fu, Wanlin
    Kimura, Makoto
    Okada, Kenichi
    Sakai, Jun
    Masu, Kazuya
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 352 - +
  • [6] Modeling of simultaneous switching noise in high speed systems
    Chun, S
    Swaminathan, M
    Smith, LD
    Srinivasan, J
    Jin, Z
    Iyer, MK
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2001, 24 (02): : 132 - 142
  • [7] C2L - NEW HIGH-SPEED HIGH-DENSITY BULK CMOS TECHNOLOGY
    DINGWALL, AGF
    STRICKER, RE
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1977, 12 (04) : 344 - 349
  • [8] Low-Noise High-Speed CMOS CID Readout IC
    Kim, Dong-Kyu
    Kim, Hyun-Sik
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 178 - 179
  • [9] High-density package design
    Sandhu, Javed
    Varga, Ed
    Advanced Packaging, 2005, 14 (05): : 24 - 25
  • [10] A better technique using multisegment modeling and analysis of high-density and high-speed connectors
    Kao, CH
    Tseng, CC
    Lee, FM
    Lai, MF
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (01): : 140 - 148