VeloPix: the pixel ASIC Lfor the LHCb upgrade

被引:28
作者
Poikela, T. [1 ,2 ]
De Gaspari, M. [2 ]
Plosila, J. [1 ]
Westerlund, T. [1 ]
Ballabriga, R. [2 ]
Buytaert, J. [2 ]
Campbell, M. [2 ]
Llopart, X. [2 ]
Wyllie, K. [2 ]
Gromov, V. [3 ]
van Beuzekom, M. [3 ]
Zivkovic, V. [3 ]
机构
[1] Univ Turku, Dept Informat Technol, FI-20014 Turun, Finland
[2] CERN, CH-1211 Geneva, Switzerland
[3] Nikhef, NL-1098 XG Amsterdam, Netherlands
来源
JOURNAL OF INSTRUMENTATION | 2015年 / 10卷
关键词
Front-end electronics for detector readout; VLSI circuits; Digital electronic circuits;
D O I
10.1088/1748-0221/10/01/C01057
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The LHCb Vertex Detector (VELO) will be upgraded in 2018 along with the other subsystems of LHCb in order to enable full readout at 40 MHz, with the data fed directly to the software triggering algorithms. The upgraded VELO is a lightweight hybrid pixel detector operating in vacuum in close proximity to the LHC beams. The readout will be provided by a dedicated front-end ASIC, dubbed VeloPix, matched to the LHCb readout requirements and the 55 x 55 mu m(2) VELO pixel dimensions. The chip is closely related to the Timepix3, from the Medipix family of ASICs. The principal challenge that the chip has to meet is a hit rate of up to 900 Mhits/s, resulting in a required output bandwidth of more than 16 Gbit/s. The occupancy across the chip is also very non-uniform, and the radiation levels reach an integrated 400 Mrad over the lifetime of the detector. VeloPix is a binary pixel readout chip with a data driven readout, designed in 130 nm CMOS technology. The pixels are combined into groups of 2 x 4 super pixels, enabling a shared logic and a reduction of bandwidth due to combined address and time stamp information. The pixel hits are combined with other simultaneous hits in the same super pixel, time stamped, and immediately driven off-chip. The analog front-end must be sufficiently fast to accurately time stamp the data, with a small enough dead time to minimize data loss in the most occupied regions of the chip. The data is driven off chip with a custom designed high speed serialiser. The current status of the ASIC design, the chip architecture and the simulations will be described.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] Test beam campaigns for the CMS Phase I Upgrade pixel readout chip
    Spannagel, S.
    JOURNAL OF INSTRUMENTATION, 2014, 9
  • [42] Performance of the modules for layer 1 of the CMS phase 1 pixel detector upgrade
    Meinhard, M.
    Backhaus, M.
    Berger, P.
    Starodumov, A.
    JOURNAL OF INSTRUMENTATION, 2017, 12
  • [43] Monolithic active pixel sensor development for the upgrade of the ALICE inner tracking system
    Aglieri, G.
    Cavicchioli, C.
    Chalmet, P. L.
    Chanlek, N.
    Collu, A.
    Giubilato, P.
    Hillemanns, H.
    Junique, A.
    Keil, M.
    Kim, D.
    Kim, J.
    Kugathasan, T.
    Lattuca, A.
    Mager, M.
    Tobon, C. A. Marin
    Marras, D.
    Martinengo, P.
    Mattiazzo, S.
    Mazza, G.
    Mugnier, H.
    Musa, L.
    Pantano, D.
    Puggioni, C.
    Rousset, J.
    Reidt, F.
    Riedler, P.
    Siddhanta, S.
    Snoeys, W.
    Usai, G.
    van Hoorne, J. W.
    Yang, P.
    Yi, J.
    JOURNAL OF INSTRUMENTATION, 2013, 8
  • [44] Pixel architectures in a HV-CMOS process for the ATLAS inner detector upgrade
    Degerli, Y.
    Godiot, S.
    Guilloux, F.
    Hemperek, T.
    Kruger, H.
    Lachkar, M.
    Liu, J.
    Orsini, F.
    Pangaud, P.
    Rymaszewski, P.
    Wang, T.
    JOURNAL OF INSTRUMENTATION, 2016, 11
  • [45] Electrical measurements of a multi-mode hybrid pixel detector ASIC for radiation detection
    Wong, W. S.
    Anton, G.
    Ballabriga, R.
    Blaj, G.
    Boehnel, M.
    Campbell, M.
    Gabor, T.
    Heijne, E.
    Llopart, X.
    Michel, T.
    Ritter, I.
    Poikela, T.
    Sievers, P.
    Tlustos, L.
    Valerio, P.
    JOURNAL OF INSTRUMENTATION, 2012, 7
  • [46] Depleted fully monolithic CMOS pixel detectors using a column based readout architecture for the ATLAS Inner Tracker upgrade
    Wang, T.
    Barbero, M.
    Berdalovic, I.
    Bespin, C.
    Bhat, S.
    Breugnon, P.
    Caicedo, I.
    Cardella, R.
    Chen, Z.
    Degerli, Y.
    Egidos, N.
    Godiot, S.
    Guilloux, F.
    Hemperek, T.
    Hirono, T.
    Krueger, H.
    Kugathasan, T.
    Huegging, F.
    Tobon, C. A. Marin
    Moustakas, K.
    Pangaud, P.
    Schwemling, P.
    Pernegger, H.
    Pohl, D-L.
    Rozanov, A.
    Rymaszewski, P.
    Snoeys, W.
    Wermes, N.
    JOURNAL OF INSTRUMENTATION, 2018, 13
  • [47] Production, measurement and simulation of a low mass flex cable for multi gigabit/s readout for the LHCb VELO upgrade
    Lemos Cid, E.
    Buytaert, J.
    Gallas Torreira, A. A.
    Esperante Pereira, D.
    Ronning, P. Arne
    Visniakov, J.
    Sanchezc, M. G.
    Vazquez Regueiroa, P.
    JOURNAL OF INSTRUMENTATION, 2013, 8
  • [48] Timespot1: a 28 nm CMOS Pixel Read-Out ASIC for 4D Tracking at High Rates
    Cadeddu, Sandro
    Frontini, Luca
    Lai, Adriano
    Liberall, Valentino
    Piccolo, Lorenzo
    Rivetti, Angelo
    Shojaii, Jafar
    Stablle, Alberto
    JOURNAL OF INSTRUMENTATION, 2023, 18 (03)
  • [49] Design of the OBELIX monolithic CMOS pixel sensor for the Belle II vertex detector upgrade
    Boudagga, R.
    Auguste, D.
    Babeluk, M.
    Barbero, M.
    Barrillon, P.
    Baudot, J.
    Bergauer, T.
    Bernlochner, F.
    Bertolone, G.
    Bespin, C.
    Bettarini, S.
    Bevan, A.
    Bona, M.
    Bonis, J.
    Bosi, F.
    Breugnon, P.
    Buch, Y.
    Casarosa, G.
    Corona, L.
    Dingfelder, J.
    Dorokhov, A.
    Dujany, G.
    Federici, L.
    Prieto, A. Fernandez
    Finck, C.
    Forti, F.
    Fougeron, D.
    Frey, A.
    Gabrielli, A.
    Gaioni, L.
    Torreira, A. Gallas
    Gao, X.
    Giroletti, S.
    Gong, J.
    Hara, K.
    Higuchi, T.
    Himmi, A.
    Howgill, D.
    Hu-Guo, C.
    Irmler, C.
    Jeans, D.
    Kaliyar, A. B.
    Karagounis, M.
    Kishishita, T.
    Krueger, H.
    Kumar, A.
    Lacasta, C.
    Marinas, C.
    Massa, M.
    Massaccesi, L.
    JOURNAL OF INSTRUMENTATION, 2025, 20 (02):
  • [50] A silicon pixel readout ASIC with 100 ps time resolution for the NA62 experiment
    Dellacasa, G.
    Garbolino, S.
    Marchetto, F.
    Martoiu, S.
    Mazza, G.
    Rivetti, A.
    Wheadon, R.
    JOURNAL OF INSTRUMENTATION, 2011, 6