VeloPix: the pixel ASIC Lfor the LHCb upgrade

被引:28
|
作者
Poikela, T. [1 ,2 ]
De Gaspari, M. [2 ]
Plosila, J. [1 ]
Westerlund, T. [1 ]
Ballabriga, R. [2 ]
Buytaert, J. [2 ]
Campbell, M. [2 ]
Llopart, X. [2 ]
Wyllie, K. [2 ]
Gromov, V. [3 ]
van Beuzekom, M. [3 ]
Zivkovic, V. [3 ]
机构
[1] Univ Turku, Dept Informat Technol, FI-20014 Turun, Finland
[2] CERN, CH-1211 Geneva, Switzerland
[3] Nikhef, NL-1098 XG Amsterdam, Netherlands
来源
JOURNAL OF INSTRUMENTATION | 2015年 / 10卷
关键词
Front-end electronics for detector readout; VLSI circuits; Digital electronic circuits;
D O I
10.1088/1748-0221/10/01/C01057
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The LHCb Vertex Detector (VELO) will be upgraded in 2018 along with the other subsystems of LHCb in order to enable full readout at 40 MHz, with the data fed directly to the software triggering algorithms. The upgraded VELO is a lightweight hybrid pixel detector operating in vacuum in close proximity to the LHC beams. The readout will be provided by a dedicated front-end ASIC, dubbed VeloPix, matched to the LHCb readout requirements and the 55 x 55 mu m(2) VELO pixel dimensions. The chip is closely related to the Timepix3, from the Medipix family of ASICs. The principal challenge that the chip has to meet is a hit rate of up to 900 Mhits/s, resulting in a required output bandwidth of more than 16 Gbit/s. The occupancy across the chip is also very non-uniform, and the radiation levels reach an integrated 400 Mrad over the lifetime of the detector. VeloPix is a binary pixel readout chip with a data driven readout, designed in 130 nm CMOS technology. The pixels are combined into groups of 2 x 4 super pixels, enabling a shared logic and a reduction of bandwidth due to combined address and time stamp information. The pixel hits are combined with other simultaneous hits in the same super pixel, time stamped, and immediately driven off-chip. The analog front-end must be sufficiently fast to accurately time stamp the data, with a small enough dead time to minimize data loss in the most occupied regions of the chip. The data is driven off chip with a custom designed high speed serialiser. The current status of the ASIC design, the chip architecture and the simulations will be described.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] VeloPix ASIC development for LHCb VELO upgrade
    van Beuzekom, M.
    Buytaert, J.
    Campbell, M.
    Collins, P.
    Gromov, V.
    Kluit, R.
    Llopart, X.
    Poikela, T.
    Wyllie, K.
    Zivkovic, V.
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2013, 731 : 92 - 96
  • [2] The VeloPix ASIC
    Poikela, T.
    Ballabriga, R.
    Buytaert, J.
    Llopart, X.
    Wong, W.
    Campbell, M.
    Wyllie, K.
    van Beuzekom, M.
    Schipper, J.
    Miryala, S.
    Gromov, V.
    JOURNAL OF INSTRUMENTATION, 2017, 12
  • [3] PACIFIC: SiPM readout ASIC for LHCb upgrade
    Mazorra de Cos, Jose
    Chanal, Herve
    Montells, Albert Comerma
    Gascon Fora, David
    Gomez Fernandez, Sergio
    Han, Xiaoxue
    Pillet, Nicolas
    Vandaelle, Richard
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2018, 912 : 354 - 358
  • [4] PACIFIC: Silicon Photomultiplier Readout ASIC for the LHCb Upgrade
    Chanal, Herve
    Comerma, Albert
    Gascon, David
    Gomez, Sergio
    Han, Xiaoxue
    Mazorra, Jose
    Pillet, Nicolas
    Vandaelle, Richard
    2016 IEEE NUCLEAR SCIENCE SYMPOSIUM, MEDICAL IMAGING CONFERENCE AND ROOM-TEMPERATURE SEMICONDUCTOR DETECTOR WORKSHOP (NSS/MIC/RTSD), 2016,
  • [5] Unsupervised Learning for Pixel Mask Clustering and Cluster Tracking in LHCb's Velopix Sensor Calibration
    Majewski, M. W.
    Radon, P.
    Szumlak, T.
    ACTA PHYSICA POLONICA A, 2022, 142 (03) : 418 - 421
  • [6] An ASIC for fast single photon counting in the LHCb RICH upgrade
    Gotti, C.
    JOURNAL OF INSTRUMENTATION, 2017, 12
  • [7] The LHCb Vertex Locator (VELO) Pixel Detector Upgrade
    Buchanan, E.
    JOURNAL OF INSTRUMENTATION, 2017, 12
  • [8] The nSYNC ASIC for the new readout electronics of the LHCb Muon Detector Upgrade
    Cadeddu, S.
    Casu, L.
    Brundu, D.
    Cardini, A.
    Lai, A.
    Loi, A.
    Albicocco, P.
    Balla, A.
    Carletti, M.
    Ciambrone, P.
    Gatta, M.
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2019, 936 : 378 - 379
  • [9] The analog front end for FastRICH: an ASIC for the LHCb RICH detector upgrade
    Manera, R.
    Ballabriga, R.
    Mauricio, J.
    Kaplon, J.
    Paterno, A.
    Bandi, F.
    Gomez, S.
    Pulli, A.
    Portero, S.
    Silva, J.
    Keizer, F.
    d'Ambrosio, C.
    Campbell, M.
    Gascon, D.
    JOURNAL OF INSTRUMENTATION, 2024, 19 (04):
  • [10] Low noise front end ICECAL ASIC for the upgrade of the LHCb calorimeter
    Picatoste, E.
    Gascon, D.
    Abellan, C.
    Lefrancois, J.
    Machefert, F.
    Duarte, O.
    Grauges, E.
    Garrido, L.
    Vilasis, X.
    JOURNAL OF INSTRUMENTATION, 2012, 7