共 16 条
- [1] IEEE P1500-compliant test wrapper design for hierarchical cores INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1203 - 1212
- [2] Are IEEE-1500-Compliant Cores Really Compliant to the Standard? IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (03): : 16 - 24
- [3] Enhanced P1500 compliant wrapper suitable for delay fault testing of embedded cores EIGHTH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2003, : 121 - 126
- [4] IEEE 1500 Compatible Secure Test Wrapper For Embedded IP Cores 2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 1039 - 1039
- [5] Testing of inter-word coupling faults in word-oriented SRAMs 19TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2004, : 111 - 119
- [6] A programmable memory built-in self-test scheme for applying march tests to word-oriented memories ICEMI 2005: CONFERENCE PROCEEDINGS OF THE SEVENTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL 1, 2005, : 48 - 53
- [7] IEEE Std 1500 compliant infrastructure for modular SOC testing 14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 450 - 450
- [8] Transparent word-oriented memory BIST based on symmetric march algorithms DEPENDABLE COMPUTING - EDCC-3, 1999, 1667 : 339 - 348
- [9] Design of on-line testing for SoC with IEEE P1500 compliant cores using reconfigurable hardware and scan shift 11th IEEE International On-Line Testing Symposium, 2005, : 203 - 204
- [10] A programmable boundary scan technique for board-level, parallel functional duplex march testing of word-oriented multiport static RAMs EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 330 - 334