A Programmable IEEE 1500-Compliant Wrapper for Testing of Word-Oriented Memory Cores

被引:0
|
作者
Nourmandi-Pour, Reza [1 ]
机构
[1] Islamic Azad Univ, Sirjan Branch, Dept Comp Engn, Sirjan, Iran
关键词
IEEE std 1500; memory core test; programmable wrapper; BIST;
D O I
10.1142/S0218126618501347
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In today's embedded technology, memories are the universal components. With the onset of the deep-submicron VLSI technology, the density and capacity of the memory are growing. However, providing a cost-effective test solution for these on-chip memories is becoming a challenging task. As memory and other processing cores have been embedded deeply in system chips, the IEEE std 1500 has been suggested to facilitate the test of these core types. Whereas up to now this standard has not presented a definite solution for testing of memory cores, in this paper, we proposed a programmable IEEE 1500-compliant wrapper for applying several Mach algorithms on word-oriented memory cores to reach the desired fault coverage. The proposed wrapper is without finite-state-machine controller, and as a result, the complexity of wrapper circuitry is low and hardware redundancy is acceptable as well.
引用
收藏
页数:17
相关论文
共 16 条
  • [1] IEEE P1500-compliant test wrapper design for hierarchical cores
    Sehgal, A
    Goel, SK
    Marinissen, EJ
    Chakrabarty, K
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1203 - 1212
  • [2] Are IEEE-1500-Compliant Cores Really Compliant to the Standard?
    Benso, Alfredo
    Bosio, Alberto
    Di Carlo, Stefano
    Prinetto, Paolo
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (03): : 16 - 24
  • [3] Enhanced P1500 compliant wrapper suitable for delay fault testing of embedded cores
    Vermaak, HJ
    Kerkhoff, HG
    EIGHTH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2003, : 121 - 126
  • [4] IEEE 1500 Compatible Secure Test Wrapper For Embedded IP Cores
    Chiu, Geng-Ming
    Li, James Chien-Mo
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 1039 - 1039
  • [5] Testing of inter-word coupling faults in word-oriented SRAMs
    Wang, X
    Ottavi, M
    Lombardi, F
    19TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2004, : 111 - 119
  • [6] A programmable memory built-in self-test scheme for applying march tests to word-oriented memories
    Tan, EM
    Zhang, Y
    Shi, WK
    ICEMI 2005: CONFERENCE PROCEEDINGS OF THE SEVENTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL 1, 2005, : 48 - 53
  • [7] IEEE Std 1500 compliant infrastructure for modular SOC testing
    Waayers, T
    Marinissen, EJ
    Lousberg, M
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 450 - 450
  • [8] Transparent word-oriented memory BIST based on symmetric march algorithms
    Yarmolik, VN
    Bykov, IV
    Hellebrand, S
    Wunderlich, HJ
    DEPENDABLE COMPUTING - EDCC-3, 1999, 1667 : 339 - 348
  • [9] Design of on-line testing for SoC with IEEE P1500 compliant cores using reconfigurable hardware and scan shift
    Katoh, K
    Doumar, A
    Ito, H
    11th IEEE International On-Line Testing Symposium, 2005, : 203 - 204
  • [10] A programmable boundary scan technique for board-level, parallel functional duplex march testing of word-oriented multiport static RAMs
    Chakraborty, K
    Mazumder, P
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 330 - 334