The mDTSVLIW: a multi-threaded trace-based VLIW architecture

被引:0
作者
Rounce, P. [1 ]
De Souza, A. F. [1 ]
机构
[1] UCL, Dept Comp Sci, London WC1E 6BT, England
来源
SBAC-OAD 2006: 18TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING | 2006年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A multi-threaded, dynamically trace-based architecture is presented, designed to make fuller usage of the PEs of a VLIW The mDTSVLIW extends our single process DTSVLIW design to reduce the effect of both horizontal and vertical waste, and of variable latencies. The DTSVLIW performs single instruction execution of a process, dynamically scheduling these in hardware into blocks of VLIW instructions for VLIW execution. The mDTSVLIW maintains these features and adds simultaneous multi-threading by issuing and executing instructions from VLIW blocks from several threads. Preliminary experiments to explore the design varied the number of threads, scalar processors and cache sizes. Results achieve PE utilization of up to 87% on a 4-thread, 1-scalar, 8 PE design, with speed-ups of up to 6 3 that of a single processor. Noticeably it only needs a single scalar process to be scheduled at any time, with main memory fetches being 1-4% that of a single processor.
引用
收藏
页码:63 / 70
页数:8
相关论文
共 11 条
  • [1] Dynamically scheduling VLIW instructions
    de Souza, AF
    Rounce, P
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2000, 60 (12) : 1480 - 1511
  • [2] de Souza AF, 1998, LECT NOTES COMPUT SC, V1401, P993, DOI 10.1007/BFb0037255
  • [3] DESOUZA AF, 2001, P 13 S COMP ARCH HIG, P98
  • [4] DESOUZA AF, 1999, THESIS U LONDON
  • [5] EGGERS J, 1997, IEEE MICRO SEP, P12
  • [6] FISHER A, 1984, IEEE COMPUTER JUL, P45
  • [7] RAU BR, 1997, IEEE MICRO SEP, P12
  • [8] SCHLANSKER MS, 2000, IEEE COMPUT, P37
  • [9] Sun Microsystems Inc, 1987, SPARC ARCH MAN VERS
  • [10] TULLSEN DM, 1995, ACM COMP AR, P392, DOI 10.1109/ISCA.1995.524578