A Multiple Supply Voltage Based Power Reduction Method in 3-D ICs Considering Process Variations and Thermal Effects

被引:0
|
作者
Yu, Shih-An [1 ]
Huang, Pei-Yu [1 ]
Lee, Yu-Min [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Commun Engn, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a grid-based multiple supply voltage (MSV) assignment method is presented to statistically minimize the total power consumption of 3-D IC. This method consists of a statistical electro-thermal simulator to get the mean and variance of on-chip, a thermal-aware statistical static timing analysis (SSTA) to take into account the thermal effect on circuit timing, the statistical power-delay-sensitivity-slack product to be the optimization criterion, and an incremental update of statistical timing to save the runtime. The experimental results demonstrate the effectiveness of the developed methodology and indicate that the consideration of the thermal effect in the circuit simulation is imperative.
引用
收藏
页码:55 / 60
页数:6
相关论文
共 50 条
  • [1] Supply Voltage Assignment for Power Reduction in 3D ICs Considering Thermal Effect and Level Shifter Budget
    Whi, Shu-Han
    Lee, Yu-Min
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 418 - 421
  • [2] Thermal Via Allocation for 3-D ICs Considering Temporally and Spatially Variant Thermal Power
    Yu, Hao
    Shi, Yiyu
    He, Lei
    Karnik, Tanay
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (12) : 1609 - 1619
  • [3] Constant Voltage-Based Power Delivery Scheme for 3-D ICs and Interposers
    Telikepalli, Satyanarayana
    Zhang, David C.
    Swaminathan, Madhavan
    Keezer, David
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (11): : 1907 - 1916
  • [4] Timing Uncertainty in 3-D Clock Trees Due to Process Variations and Power Supply Noise
    Xu, Hu
    Pavlidis, Vasilis F.
    Tang, Xifan
    Burleson, Wayne
    De Micheli, Giovanni
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (12) : 2226 - 2239
  • [5] FAST THERMAL ANALYSIS OF VERTICALLY INTEGRATED CIRCUITS (3-D ICS) USING POWER BLURRING METHOD
    Park, Je-Hyoung
    Shakouri, Ali
    Kang, Sung-Mo
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 2, 2010, : 701 - 707
  • [6] Thermal Effects of Silicon Thickness in 3-D ICs: Measurements and Simulations
    Souare, Papa Momar
    Fiori, Vincent
    Farcy, Alexis
    de Crecy, Francois
    Ben Jamaa, Haykel
    Borbely, Andras
    Coudrain, Perceval
    Colonna, Jean-Philippe
    Gallois-Garreignot, Sebastien
    Giraud, Bastien
    Cheramy, Severine
    Tavernier, Clement
    Michailos, Jean
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (08): : 1284 - 1292
  • [7] Thermal-WLP: A Transient Thermal Simulation Method Based on Weighted Laguerre Polynomials for 3-D ICs
    Liu, Sheng
    Wang, Cheng
    Yu, Zhengyong
    Tang, Wanchun
    Zhuang, Wei
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (03): : 405 - 411
  • [8] More Power Reduction With 3-Tier Logic-on-Logic 3-D ICs
    Song, Taigon
    Panth, Shreepad
    Chae, Yoo-Jin
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (12) : 2056 - 2067
  • [9] Temperature-Aware Floorplanning of 3-D ICs Considering Thermally Dependent Leakage Power
    Deng, Yangdong
    Li, Peng
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 177 - 188
  • [10] Thermal via allocation for 3D ICs considering temporally and spatially variant thermal power
    Yu, Hao
    Shi, Yiyu
    He, Lei
    Karnik, Tanay
    ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2006, : 156 - 161