Analysis of nonuniform ESD current distribution in deep submicron NMOS transistors

被引:37
作者
Oh, KH
Duvvury, C
Banerjee, K
Dutton, RW
机构
[1] Texas Instruments Inc, Silicon Technol Dev, Dallas, TX 75243 USA
[2] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
关键词
deep-submicron CMOS; electrostatic discharges; ESD protection; nonuniform electrostatic discharge current distribution; single-finger NMOS;
D O I
10.1109/TED.2002.805049
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a detailed study of the nonuniform bipolar conduction phenomenon under electrostatic discharge (ESD) events in single-finger NMOS transistors and analyzes its implications for the design of ESD protection for deep-submicron CMOS technologies. It is shown that the uniformity of the bipolar current distribution under ESD conditions is severely degraded depending on device finger width (W) and significantly influenced by the substrate and gate-bias conditions as well. This nonuniform current distribution is identified as a root cause of the severe reduction in ESD failure threshold current for the devices with advanced silicided processes. Additionally, the concept of an intrinsic second breakdown triggering current (I-t2i) is introduced, which is substrate-bias independent and represents the maximum achievable ESD failure strength for a given technology. With this improved understanding of ESD behavior involved in advanced devices, an efficient design window can be constructed for robust deep submicron ESD protection.
引用
收藏
页码:2171 / 2182
页数:12
相关论文
共 17 条
[1]  
Amerasekera A, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P547, DOI 10.1109/IEDM.1995.499280
[2]  
CHEN JZ, 1997, P EOS ESD S, P230
[3]   BIPOLAR-TRANSISTOR MODELING OF AVALANCHE GENERATION FOR COMPUTER CIRCUIT SIMULATION [J].
DUTTON, RW .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1975, ED22 (06) :334-338
[4]  
DUVVURY C, 1992, INT REL PHY, P141, DOI 10.1109/RELPHY.1992.187639
[5]   Substrate pump NMOS for ESD protection applications [J].
Duvvury, C ;
Ratnaswamy, S ;
Amerasekera, A ;
Cline, RA ;
Andresen, BH ;
Gupta, V .
ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, 2000, 2000, :7-17
[6]  
Duvvury C., 1992, International Electron Devices Meeting 1992. Technical Digest (Cat. No.92CH3211-0), P131, DOI 10.1109/IEDM.1992.307325
[7]  
Gupta V, 1998, ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, P161
[8]   Study of triggering inhomogeneities in gg-nMOS ESD protection devices via thermal mapping using backside laser interferometry. [J].
Litzenberger, M ;
Esmark, K ;
Pogany, D ;
Fürböck, C ;
Gossner, H ;
Gornik, E ;
Fichtner, W .
MICROELECTRONICS RELIABILITY, 2000, 40 (8-10) :1359-1364
[9]  
Maloney T., 1985, P EOS ESD S, P49
[10]   The effect of silicide on ESD performance [J].
Notermans, G ;
Heringa, A ;
van Dort, M ;
Jansen, S ;
Kuper, F .
1999 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 37TH ANNUAL, 1999, :154-158