Analysis of 1/f noise in CMOS preamplifier with CDS circuit

被引:0
|
作者
Lee, TH [1 ]
Cho, GS [1 ]
Kim, HJ [1 ]
Lee, SW [1 ]
Lee, W [1 ]
Han, SH [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Nucl Engn, Taejon 305701, South Korea
来源
2001 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORDS, VOLS 1-4 | 2002年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Noise of CMOS charge sensitive preamplifier (CSA) and correlated-double sample and hold (CDS) circuit matching a capacitive source is calculated to analyze the relative portions of thermal and 1/f noise. In most radiation detector systems, PMOS transistor is used as an input transistor because of its lower 1/f noise than that of NMOS. But to study the 1/f noise reduction action of CDS circuit in the 1/f noise dominant condition, NMOS transistor is deliberately chosen as the input transistor of CSA. The theoretical minimum number of equivalent noise charge (ENC) that can be achieved in this system is about 1700 rms electrons for a 5pF detector capacitance. In order to demonstrate the theoretical analysis, a chip of CSA and CDS was designed in a 0.5 mum CMOS technology. The main amplifier is a differential input single-ended folded cascode and its measured gain bandwidth is over 5MHz. The measured ENC's of CSA-Shaper and CSA-CDS are 2105 and 3046 noise electrons, respectively.
引用
收藏
页码:792 / 796
页数:5
相关论文
共 50 条
  • [41] Analysis and Design of a Multistage CMOS Band-Pass Low-Noise Preamplifier for Ultrawideband RF Receiver
    Hasan, S. M. Rezaul
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (04) : 638 - 651
  • [42] Noise modeling for RF CMOS circuit simulation
    Scholten, AJ
    Tiemeijer, LF
    van Langevelde, R
    Havens, RJ
    Zegers-van Duijnhoven, ATA
    Venezia, VC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (03) : 618 - 632
  • [43] Temporal Noise Analysis and Reduction Method in CMOS Image Sensor Readout Circuit
    Kim, Bong Chan
    Jeon, Jongwook
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (11) : 2489 - 2495
  • [44] Noise Analysis for Infrared Focal Plane Arrays CMOS Readout Integrated Circuit
    Lin Jiamu
    Ding Ruijun
    Chen Honglei
    Shen Xiao
    Liu Fei
    2008 INTERNATIONAL CONFERENCE ON OPTICAL INSTRUMENTS AND TECHNOLOGY: MICROELECTRONIC AND OPTOELECTRONIC DEVICES AND INTEGRATION, 2009, 7158
  • [45] Analysis and mathematical modelling of charge injection effect for efficient performance of CMOS imagers and CDS circuit
    Tiwari, Ashish
    Talwekar, R. H.
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (07) : 1038 - 1048
  • [46] 1/f Noise Generation Circuit by Utilizing Brown Motion
    Denki Gakkai Ronbunshi. C, Erekutoronikusu Joho Kogaku, Shisutemu, 1996, 116 (08):
  • [47] Ultra low noise CMOS preamplifier-shaper for X-ray spectroscopy
    Brookhaven Natl Lab, Upton, United States
    Nucl Instrum Methods Phys Res Sect A, 1-3 (315-321):
  • [48] Cryogenic Performance of a Low-Noise JFET-CMOS Preamplifier for HPGe Detectors
    Pullia, Alberto
    Zocca, Francesca
    Riboldi, Stefano
    Budjas, Dusan
    D'Andragora, Alessio
    Cattadori, Carla
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (02) : 737 - 742
  • [49] CMOS preamplifier with high linearity and ultra low noise for x-ray spectroscopy
    OConnor, P
    Rehak, P
    Gramegna, G
    Corsi, F
    Marzocca, C
    1996 IEEE NUCLEAR SCIENCE SYMPOSIUM - CONFERENCE RECORD, VOLS 1-3, 1997, : 98 - 101
  • [50] CMOS preamplifier with high linearity and ultra low noise for x-ray spectroscopy
    OConnor, P
    Gramegna, G
    Rehak, P
    Corsi, F
    Marzocca, C
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1997, 44 (03) : 318 - 325