Modeling and Optimization Techniques for Yield-Aware SRAM Post-Silicon Tuning

被引:3
|
作者
Singh, Ashish K. [1 ]
He, Ku [2 ]
Caramanis, Constantine [2 ]
Orshansky, Michael [2 ]
机构
[1] Terra Technol, Chicago, IL 60173 USA
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78746 USA
关键词
Adaptive optimization; low-power SRAM; post-silicon adaptivity; statistical optimization; DESIGN; CIRCUITS; MEMORY; ARRAY;
D O I
10.1109/TCAD.2014.2317571
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
SRAM cell design is driven by the need to satisfy several stability and performance criteria for all cells in the array in an energy-efficient manner. Significant randomness of FET threshold voltages makes achieving this difficult and limits both the minimum cell size and minimum array supply voltage. Post-silicon adaptivity in the form of an adaptive-voltage scheme in a partitioned SRAM array can be used to reduce impact of variability despite lack of any spatial correlation in realizations. This paper develops a novel optimization flow for yield-aware cell sizing and voltage selection under variability given the availability of post-silicon voltage tuning. We formulate a two-stage stochastic optimization problem in which the first-stage decision is to select cell size and possible voltage levels, and the second-stage decision is to assign each partition to an optimal voltage after manufacturing. We develop closed-form statistical models of array margin behavior and yield as a function of V-dd, cell size, and array size. We solve the problem using dynamic programming that minimizes power while meeting yield constraints on read, write, and static noise margins. The proposed flow allows designs that are on average 8% and up to 17% more power-efficient than the designs in which voltages are selected uniformly. The results also indicate that at high-yield levels power savings can be up to 32% in the active mode and 71% in the standby mode.
引用
收藏
页码:1159 / 1167
页数:9
相关论文
共 50 条
  • [31] Post-silicon clock-timing tuning based on statistical estimation
    Hashizume, Yuko
    Takashima, Yasuhiro
    Nakamura, Yuichi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (09) : 2322 - 2327
  • [32] Post-Silicon Tuning Based on Flexible Flip-Flop Timing
    Seo, Hyungjung
    Heo, Jeongwoo
    Kim, Taewhan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (01) : 11 - 22
  • [33] Layout-aware Selection of Trace Signals for Post-Silicon Debug
    Thakyal, Prateek
    Mishra, Prabhat
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 327 - 332
  • [34] Clustering for Reduction of Power Consumption and Area on Post-Silicon Delay Tuning
    Muroi, Kota
    Kohira, Yukihide
    2018 7TH IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2018, : 86 - 89
  • [35] PoBO: A Polynomial Bounding Method for Chance-Constrained Yield-Aware Optimization of Photonic ICs
    He, Zichang
    Zhang, Zheng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (11) : 4915 - 4926
  • [36] Post-Silicon Performance Modeling and Tuning of Analog/Mixed-Signal Circuits via Bayesian Model Fusion
    Li, Xin
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 551 - 552
  • [37] ISOP-Yield: Yield-Aware Stack-Up Optimization for Advanced Package using Machine Learning
    Chae, Hyunsu
    Zhu, Keren
    Mutnury, Bhyrav
    Jiang, Zixuan
    de Araujo, Daniel
    Wallace, Douglas
    Winterberg, Douglas
    Klivans, Adam
    Pan, David Z.
    29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 644 - 650
  • [38] Efficient SRAM yield optimization with mixture surrogate modeling
    蒋中建
    叶佐昌
    王燕
    Journal of Semiconductors, 2016, 37 (12) : 68 - 73
  • [39] Efficient SRAM yield optimization with mixture surrogate modeling
    Jiang Zhongjian
    Ye Zuochang
    Wang Yan
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (12)
  • [40] Efficient SRAM yield optimization with mixture surrogate modeling
    蒋中建
    叶佐昌
    王燕
    Journal of Semiconductors, 2016, (12) : 68 - 73