A Parallel Architecture for Successive Elimination Block Matching Algorithm

被引:0
作者
Srinivasarao, B. K. N. [1 ]
Chakrabarti, Indrajit [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
来源
2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4 | 2008年
关键词
motion estimation; parallel architectures; successive elimination; video processing; processing element;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a parallel architecture for a successive elimination algorithm (SEA), which is used in block matching motion estimation. SEA effectively eliminates the search points within the search window and thus decreases the number of matching evaluation instances that require very intensive computations compared to the standard full search algorithm (FSA). The proposed architecture for SEA decreases the time to calculate the motion vector by 57 percent compared to FSA. The performance while applying the SEA to several standard video clips has been shown to be same compared to the standard FSA. The proposed architecture uses 16 processing elements accompanied with use of intelligent data arrangement and memory configuration. A technique for reducing external memory accesses has also been developed. The proposed architecture for SEA provides an efficient solution for applications requiring real-time motion estimations. For, it serves to compute motion vectors in less amount of time while requiring almost same power and some increase in area compared to a similar architecture for implementing the full search algorithm. A register-transfer level implementation as well as simulation results on benchmark video clips are presented. Relevant design statistics on area and power for comparing between SEA and FSA implementations are also provided.
引用
收藏
页码:367 / 372
页数:6
相关论文
共 10 条
[1]  
[Anonymous], 1998, VERILOG HDL SYNTHESI
[2]  
BAGLIETTO P, 1995, ASAP 95, P182
[3]   A low-power VLSI architecture for full-search block-matching motion estimation [J].
Do, VL ;
Yun, KY .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1998, 8 (04) :393-398
[4]   PARALLEL ARCHITECTURES FOR 3-STEP HIERARCHICAL SEARCH BLOCK-MATCHING ALGORITHM [J].
JONG, HM ;
CHEN, LG ;
CHIUEH, TD .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1994, 4 (04) :407-416
[5]  
LI W, IEEE T IMAGE PR 0115, V4
[6]  
MAHMOUD HA, 2000, P 43 IEEE MIDW S CIR
[7]  
Palnitkar S., 2003, VERILOG HDL GUIDE DI
[8]  
PUN A, 1987, P INT C AC SPEECH SI
[9]  
Srinivasan R., 1984, Links for the Future. Science, Systems & Services for Communications. Proceedings of the International Conference on Communications-ICC 84, P521
[10]   A novel matching criterion and low power architecture for real-time block based motion estimation [J].
Yeo, HG ;
Hu, YH .
INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, :122-130