共 10 条
[1]
[Anonymous], 1998, VERILOG HDL SYNTHESI
[2]
BAGLIETTO P, 1995, ASAP 95, P182
[5]
LI W, IEEE T IMAGE PR 0115, V4
[6]
MAHMOUD HA, 2000, P 43 IEEE MIDW S CIR
[7]
Palnitkar S., 2003, VERILOG HDL GUIDE DI
[8]
PUN A, 1987, P INT C AC SPEECH SI
[9]
Srinivasan R., 1984, Links for the Future. Science, Systems & Services for Communications. Proceedings of the International Conference on Communications-ICC 84, P521
[10]
A novel matching criterion and low power architecture for real-time block based motion estimation
[J].
INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS,
1996,
:122-130