Application Specific Transistor Sizing for Low Power Full Adders

被引:0
作者
Eslami, Fatemeh [1 ,2 ]
Baniasadi, Amirali [3 ]
Farahani, Mostafa [2 ]
机构
[1] Inst Res Fundamental Sci IPM, Sch Comp Sci, Tehran, Iran
[2] Shahid Beheshti Univ Med Sci, Dept Elect & Comp Engn, Tehran, Iran
[3] Univ Victoria, Dept Elect & Comp Engn, Victoria, BC, Canada
来源
2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS | 2009年
关键词
DESIGN;
D O I
10.1109/ASAP.2009.23
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Previously suggested transistor sizing algorithms assume that all input transitions are equally important. In this work we show that this is not an accurate assumption as input transitions appear in different frequencies. We take advantage from this phenomenon and introduce Application Specific Transistor Sizing. In Application Specific Transistor Sizing higher priority is given to more frequent transitions. We apply our technique to two modern and low-power full adders (i.e., hybrid-CMOS and TFA) and show that it is possible to further reduce power dissipation and PDP. By using our technique we improve average PDP by 6% and 9% for TFA and hybrid-CMOS adders respectively. We reduce ALU energy consumption for ALU designs using TFA and hybrid-CMOS FAs by 2.7% and 4 % respectively.
引用
收藏
页码:195 / +
页数:2
相关论文
共 50 条
  • [31] A novel low-power full-adder cell for low voltage
    Navi, Keivan
    Maeen, Mehrdad
    Foroutan, Vahid
    Timarchi, Somayeh
    Kavehei, Omid
    INTEGRATION-THE VLSI JOURNAL, 2009, 42 (04) : 457 - 467
  • [32] A Power Transistor Cell Optimized CMOS Power Amplifier for Ku-Band Phased Array Application
    Zhang, Kai
    Liu, Shuai
    Liu, Zhiqing
    Liu, Huihua
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2025, 67 (01)
  • [33] A novel carbon nanotube field effect transistor based arithmetic computing circuit for low-power analog signal processing application
    Sankar, P. A. Gowri
    Udhayakumar, K.
    7TH INTERNATIONAL CONFERENCE INTERDISCIPLINARITY IN ENGINEERING (INTER-ENG 2013), 2014, 12 : 154 - 162
  • [34] A review on emerging negative capacitance field effect transistor for low power electronics
    Rahi, Shiromani Balmukund
    Tayal, Shubham
    Upadhyay, Abhishek Kumar
    MICROELECTRONICS JOURNAL, 2021, 116
  • [35] Monolayer Transistor SRAMs: Toward Low-Power, Denser Memory Systems
    Rakshit, Joydeep
    Mohanram, Kartik
    Wan, Runlai
    Lam, Kai Tak
    Guo, Jing
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (02)
  • [36] Vertical Slit Field Effect Transistor in Ultra-Low Power Applications
    Qiu, Xiang
    Marek-Sadowska, Malgorzata
    Maly, Wojciech
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 384 - 390
  • [37] A Novel Low Power 3 Transistor based Universal Gate for VLSI Applications
    Priya, M. Geetha
    Baskaran, K.
    JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2013, 72 (04): : 217 - 221
  • [38] Novel Pass-transistor Logic based Ultralow Power Variation Resilient CMOS Full Adder
    Guduri, Manisha
    Islam, Aminul
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (02) : 302 - 317
  • [39] An Optimization Approach for Electrical Power System Supervision and Sizing in Low Earth Orbit Satellites
    Mostacciuolo, Elisa
    Baccari, Silvio
    Sagnelli, Salvatore
    Iannelli, Luigi
    Vasca, Francesco
    IEEE ACCESS, 2024, 12 : 151864 - 151875
  • [40] Design and Application of High Power Full Hydraulic Drive Underground Drill
    Liu, Zhi
    Li, Dong
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON INFORMATION ENGINEERING FOR MECHANICS AND MATERIALS, 2015, 21 : 610 - 613