Application Specific Transistor Sizing for Low Power Full Adders

被引:0
作者
Eslami, Fatemeh [1 ,2 ]
Baniasadi, Amirali [3 ]
Farahani, Mostafa [2 ]
机构
[1] Inst Res Fundamental Sci IPM, Sch Comp Sci, Tehran, Iran
[2] Shahid Beheshti Univ Med Sci, Dept Elect & Comp Engn, Tehran, Iran
[3] Univ Victoria, Dept Elect & Comp Engn, Victoria, BC, Canada
来源
2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS | 2009年
关键词
DESIGN;
D O I
10.1109/ASAP.2009.23
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Previously suggested transistor sizing algorithms assume that all input transitions are equally important. In this work we show that this is not an accurate assumption as input transitions appear in different frequencies. We take advantage from this phenomenon and introduce Application Specific Transistor Sizing. In Application Specific Transistor Sizing higher priority is given to more frequent transitions. We apply our technique to two modern and low-power full adders (i.e., hybrid-CMOS and TFA) and show that it is possible to further reduce power dissipation and PDP. By using our technique we improve average PDP by 6% and 9% for TFA and hybrid-CMOS adders respectively. We reduce ALU energy consumption for ALU designs using TFA and hybrid-CMOS FAs by 2.7% and 4 % respectively.
引用
收藏
页码:195 / +
页数:2
相关论文
共 50 条
  • [21] Low Voltage, High Speed FinFET Based 1-BIT BBL-PT Full Adders
    Nagateja, T.
    Rao, T. Venkata
    Srinivasulu, Avireni
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1247 - 1251
  • [22] Low-Power Addition With Borrow-Save Adders Under Threshold Voltage Variability
    Papachatzopoulos, Kleanthis
    Paliouras, Vassilis
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (05) : 572 - 576
  • [23] Mobile Ecosystem Driven Application-Specific Low-Power Control Microarchitecture
    Bournoutian, Garo
    Orailoglu, Alex
    2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 720 - 727
  • [24] Sizing and Optimization of Low Power Process Variation Aware Standard Cells
    Abbas, Zia
    Khalid, Usman
    Olivieri, Mauro
    2013 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT (IRW), 2013, : 181 - 184
  • [25] A low power and energy efficient 4:2 precise compressor based on novel 14T hybrid full adders in 10 nm wrap gate CNTFET technology
    Jooq, Mohammad Khaleqi Qaleh
    Bozorgmehr, Ali
    Mirzakuchaki, Sattar
    MICROELECTRONICS JOURNAL, 2020, 104
  • [26] Full Adder Cell for Low Power Arithmetic Applications
    Ramireddy, Gangadhar Reddy
    Singh, Yash Pal
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 575 - 579
  • [27] A Low Power Gate Level Full Adder Module
    Balasubramanian, Padmanabhan
    Mastorakis, Nikos E.
    PROCEEDINGS OF THE 3RD INT CONF ON APPLIED MATHEMATICS, CIRCUITS, SYSTEMS, AND SIGNALS/PROCEEDINGS OF THE 3RD INT CONF ON CIRCUITS, SYSTEMS AND SIGNALS, 2009, : 246 - +
  • [28] Review of recent progresses on gallium nitride transistor in power conversion application
    Tian, Jiangbo
    Lai, Chunyan
    Feng, Guodong
    Banerjee, Debmalya
    Li, Wenlong
    Kar, Narayan C.
    INTERNATIONAL JOURNAL OF SUSTAINABLE ENERGY, 2020, 39 (01) : 88 - 100
  • [29] Challenges in sleep transistor design and implementation in low-power designs
    Shi, Kaijian
    Howard, David
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 113 - +
  • [30] Highly efficient low-area gate-diffusion-input-based approximate full adders for image processing computing
    Roodbali, Khadijeh Moeini
    Abiri, Ebrahim
    Hassanli, Kourosh
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (06) : 8129 - 8155