Application Specific Transistor Sizing for Low Power Full Adders

被引:0
|
作者
Eslami, Fatemeh [1 ,2 ]
Baniasadi, Amirali [3 ]
Farahani, Mostafa [2 ]
机构
[1] Inst Res Fundamental Sci IPM, Sch Comp Sci, Tehran, Iran
[2] Shahid Beheshti Univ Med Sci, Dept Elect & Comp Engn, Tehran, Iran
[3] Univ Victoria, Dept Elect & Comp Engn, Victoria, BC, Canada
来源
2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS | 2009年
关键词
DESIGN;
D O I
10.1109/ASAP.2009.23
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Previously suggested transistor sizing algorithms assume that all input transitions are equally important. In this work we show that this is not an accurate assumption as input transitions appear in different frequencies. We take advantage from this phenomenon and introduce Application Specific Transistor Sizing. In Application Specific Transistor Sizing higher priority is given to more frequent transitions. We apply our technique to two modern and low-power full adders (i.e., hybrid-CMOS and TFA) and show that it is possible to further reduce power dissipation and PDP. By using our technique we improve average PDP by 6% and 9% for TFA and hybrid-CMOS adders respectively. We reduce ALU energy consumption for ALU designs using TFA and hybrid-CMOS FAs by 2.7% and 4 % respectively.
引用
收藏
页码:195 / +
页数:2
相关论文
共 50 条
  • [1] Two new low-power Full Adders based on majority-not gates
    Navi, Keivan
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Hashemipour, Omid
    Nezhad, Babak Mazloom
    MICROELECTRONICS JOURNAL, 2009, 40 (01) : 126 - 130
  • [2] Fast low-power full-adders based on bridge style minority function and multiplexer for nanoscale
    Ebrahimi, Seyyed Ashkan
    Keshavarzian, Peiman
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (06) : 727 - 745
  • [3] Dramatically Low-Transistor-Count High-Speed Ternary Adders
    Mirzaee, Reza Faghih
    Moaiyeri, Mohammad Hossein
    Maleknejad, Mojtaba
    Navi, Keivan
    Hashemipour, Omid
    2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 170 - 175
  • [4] Noise and Process Variation Tolerant, Low-Power, High-Speed, and Low-Energy Full Adders in CNFET Technology
    Mehrabani, Yavar Safaei
    Eshghi, Mohammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (11) : 3268 - 3281
  • [5] A New Methodology for Power-Aware Transistor Sizing: Free Power Recovery (FPR)
    Vratonjic, Milena
    Ziegler, Matthew
    Gristede, George D.
    Zyuban, Victor
    Mitchell, Thomas
    Cho, Ee
    Visweswariah, Chandu
    Oklobdzija, Vojin C.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 307 - +
  • [6] Comparative Analysis of Nanowire Tunnel Field Effect Transistor for Low Power Application
    Ansari, Faizan
    Chaudhary, Tarun
    Sunkaria, Ramesh Kumar
    Singh, Mandeep
    Raj, Balwinder
    SILICON, 2022, 14 (18) : 12075 - 12084
  • [7] Sleep Transistor Sizing for Leakage Power Minimization Considering Charge Balancing
    Chiou, De-Shiuan
    Chen, Shih-Hsin
    Chang, Shih-Chieh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (09) : 1330 - 1334
  • [8] An input controlled leakage restrainer transistor-based technique for leakage and short-circuit power reduction of 1-bit hybrid full adders
    Moradinezhad Maryan, Mohammad
    Amini-Valashani, Majid
    Azhari, Seyed Javad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (08) : 2382 - 2395
  • [9] A Study and Comparative Analysis of Low Power Hybrid-CMOS 1-bit Full Adders in Deep-submicron Technology
    Yadav, Monika
    Gupta, Abhinav
    Rai, Sanjeev
    2017 4TH INTERNATIONAL CONFERENCE ON POWER, CONTROL & EMBEDDED SYSTEMS (ICPCES), 2017,
  • [10] High-Performance CML approximate full adders for image processing application of laplace transform
    Uoosefian, Hamidreza
    Navi, Keivan
    Mirzaee, Reza Faghih
    Hosseinzadeh, Mandi
    CIRCUIT WORLD, 2020, 46 (04) : 285 - 299