High Density STT-MRAM compiler design, validation and characterization methodology in 28nm FDSOI technology

被引:0
|
作者
Jain, Piyush [1 ]
Kumar, Akshay [1 ]
Van Winkelhoff, Nicolaas [2 ]
Gayraud, Didier [2 ]
Gupta, Surya [1 ]
El Amraoui, Abdelali [2 ]
Palma, Giorgio [2 ]
Gourio, Alexandra [2 ]
Vachez, Laurent [2 ]
Palau, Luc [2 ]
Buy, Jean-Christophe [2 ]
Dray, Cyrille [2 ]
机构
[1] ARM Embedded Technol Pvt Ltd, Noida, India
[2] ARM France, Sophia Antipolis, France
关键词
STT-MRAM; eMRAM; memory compiler; characterization; architecture;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Spin Transfer Torque Magneto-resistive Random-Access Memory (STT-MRAM) is emerging as a promising substitute for flash memories due to scaling challenges for flash in process nodes beyond 28nm. STT-MRAM's high endurance, fast speed and low power makes it suitable for wide variety of applications. An embedded MRAM (eMRAM) compiler is highly desirable to enable SoC designers to use eMRAM instances in their designs in a flexible manner. However, the development of an eMRAM compiler has added challenges of handling multi-fold higher density and maintaining analog circuits accuracy, on top of the challenges associated with conventional SRAM memory compilers. In this paper, we present a successful design methodology for a high density 128Mb eMRAM compiler in a 28nm fully depleted SOI (FDSOI) process. This compiler enables optimized eMRAM instance generation with varying capacity ranges, word -widths, and optional features like repair and error correction. eMRAM compiler design is achieved by evolving various architecture design, validations and characterization methods. A hierarchical and modular characterization methodology is presented to enable high accuracy characterization and industry-standard EDA view generation from the eMRAM compiler.
引用
收藏
页码:1327 / 1330
页数:4
相关论文
共 32 条
  • [21] Extended TDDB Power-law Validation for High-Voltage Applications such as OTP Memories in High-k CMOS 28nm FDSOI Technology
    Benoist, A.
    Denorme, S.
    Federspiel, X.
    Allard, B.
    Candelier, P.
    2015 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2015,
  • [22] A 28nm 32Kb Embedded 2T2MTJ STT-MRAM Macro with 1.3ns Read-Access Time for Fast and Reliable Read Applications
    Yang, Tzu-Hsien
    Li, Kai-Xiang
    Chiang, Yen-Ning
    Lin, Wei-Yu
    Lin, Huan-Ting
    Chang, Meng-Fan
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 482 - +
  • [23] Design of a Robust and Ultra-Low-Voltage Pulse-Triggered Flip-Flop in 28nm UTBB-FDSOI Technology
    Bernard, Sebastien
    Valentian, Alexandre
    Belleville, Marc
    Bol, David
    Legat, Jean-Didier
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [24] Design and Performance Parameters of an Ultra-Low Voltage, Single Supply 32bit Processor implemented in 28nm FDSOI Technology
    Clerc, S.
    Abouzeid, F.
    Patel, D. A.
    Daveau, J-M.
    Bottoni, C.
    Ciampolini, L.
    Giner, F.
    Meyer, D.
    Wilson, R.
    Roche, P.
    Naudet, S.
    Virazel, A.
    Bosio, A.
    Girard, P.
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 361 - 365
  • [25] A High-Performance, High-Density 28nm eDRAM Technology with High-K/Metal-Gate
    Huang, K. C.
    Ting, Y. W.
    Chang, C. Y.
    Tu, K. C.
    Tzeng, K. C.
    Chu, H. C.
    Pai, C. Y.
    Katoch, A.
    Kuo, W. H.
    Chen, K. W.
    Hsieh, T. H.
    Tsai, C. Y.
    Chiang, W. C.
    Lee, H. F.
    Achyuthan, A.
    Chen, C. Y.
    Chin, H. W.
    Wang, M. J.
    Wang, C. J.
    Tsai, C. S.
    Oconnell, C. M.
    Natarajan, S.
    Wuu, S. G.
    Wang, I. F.
    Hwang, H. Y.
    Tran, L. C.
    2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [26] Novel Quad-Interface MTJ Technology and its First Demonstration With High Thermal Stability Factor and Switching Efficiency for STT-MRAM Beyond 2X nm
    Nishioka, K.
    Honjo, H.
    Ikeda, S.
    Watanabe, T.
    Miura, S.
    Inoue, H.
    Tanigawa, T.
    Noguchi, Y.
    Yasuhira, M.
    Sato, H.
    Endoh, T.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (03) : 995 - 1000
  • [27] High-density SOT-MRAM technology and design specifications for the embedded domain at 5nm node
    Gupta, M.
    Perumkunnil, M.
    Garello, K.
    Rao, S.
    Yasin, F.
    Kar, G. S.
    Furnemont, A.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [28] Physically Unclonable Function in 28nm FDSOI Technology Achieving High Reliability for AEC-Q100 Grade 1 and ISO26262 ASIL-B
    Choi, Yunhyeok
    Karpinskyy, Bohdan
    Ahn, Kyoung-Moon
    Kim, Yongsoo
    Kwon, Soonkwan
    Park, Jieun
    Lee, Yongki
    Noh, Mijung
    2020 IEEE INTERNATIONAL SOLID- STATE CIRCUITS CONFERENCE (ISSCC), 2020, : 426 - +
  • [29] A 1Mb 28nm STT-MRAM with 2.8ns Read Access Time at 1.2V VDD Using Single-Cap Offset-Cancelled Sense Amplifier and In-situ Self-Write-Termination
    Dong, Qing
    Wang, Zhehong
    Lim, Jongyup
    Zhang, Yiqun
    Shih, Yi-Chun
    Chih, Yu-Der
    Chang, Jonathan
    Blaauw, David
    Sylvester, Dennis
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 480 - +
  • [30] 1.9 GHz 1.05V 16-bit RISC Core for High Density and Low Power Operation in 28nm Technology
    Babayan, Davit
    Babayan, Eduard
    Petrosyan, Poghos
    Tumanyan, Anna
    Kagramanyan, Emil
    Hakhverdyan, Tigran
    PROCEEDINGS OF 2016 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2016,