Line-Edge Roughness on Fin-Field-Effect-Transistor Performance for below 10-nm patterns

被引:0
|
作者
Yoon, So-Won [1 ]
Kim, Sang-Kon [1 ]
机构
[1] Hongik Univ, Dept Sci, Seoul 121791, South Korea
来源
EXTREME ULTRAVIOLET (EUV) LITHOGRAPHY X | 2019年 / 10957卷
关键词
lithography; lithography simulation; FinFET; EUV; Line edge roughness; LER; DEVICES;
D O I
10.1117/12.2515224
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
As the critical dimension (CD) of electronic devices continues to be scaled down to less than 10-nm in size, the line-edge roughness (LER) becomes a critical issue that significantly affects the CD, as well as the device performance because the LER does not scale along with the feature size. Therefore, the LER needs to be reduced to continue to shrink the feature size as well as minimize the device malfunctions. In this study, the LER impacts on the performance of fin-field-effect-transistors (FinFETs) are investigated using a compact device method. For the fluctuation of electric potentials due to the fin-width roughness (FWR) based on the stochastic fluctuation during the lithography process, electric potentials with fat-fin, thin-fin, big-source, and big-drain FWRs are right shift, left shift, down shift, and upper shift to the electric potential without FWR, respectively. For the fluctuation of drain currents due to gate voltages, drain currents with fat-fin, big-source, and big-drain FWRs are righter shift in order. According to the Taguchi method, gate voltage and channel length are more dominant parameters on the sensitivity of electronic potential and current drain of a FinFET device.
引用
收藏
页数:5
相关论文
共 13 条
  • [1] Effects of Line-Edge Roughness on Extreme Ultraviolet Lithography CDs and Fin-Field-Effect-Transistor Performance for Below 10-nm Patterns
    Kim, Sang-Kon
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (11) : 8338 - 8343
  • [2] Line-Edge Roughness on Fin-Field-Effect-Transistor Performance for 7-nm and 5-nm Patterns
    Kim, Sang-Kon
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (11) : 6912 - 6915
  • [3] Line-Edge Roughness from Extreme Ultraviolet Lithography to Fin-Field-Effect-Transistor: Computational Study
    Kim, Sang-Kon
    MICROMACHINES, 2021, 12 (12)
  • [4] Metrology of LER: influence of line-edge roughness (LER) on transistor performance
    Yamaguchi, A
    Ichinose, K
    Shimamoto, S
    Fukuda, H
    Tsuchiya, R
    Ohnishi, K
    Kawada, H
    Iizumi, T
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XVIII, PTS 1 AND 2, 2004, 5375 : 468 - 476
  • [5] Characterization of line-edge roughness in resist patterns and estimation of its effect on device performance
    Yamaguchi, A
    Tsuchiya, R
    Fukuda, H
    Komuro, O
    Kawada, H
    Iizumi, T
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XVII, PTS 1 AND 2, 2003, 5038 : 689 - 698
  • [6] Impact of Fin Line Edge Roughness and Metal Gate Granularity on Variability of 10-nm Node SOI n-FinFET
    Sudarsanan, Akhil
    Venkateswarlu, Sankatali
    Nayak, Kaushik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (11) : 4646 - 4652
  • [7] TCAD-based statistical analysis and modeling of gate line-edge roughness effect on nanoscale MOS transistor performance and scaling
    Kim, SD
    Wada, H
    Woo, JCS
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2004, 17 (02) : 192 - 200
  • [8] Analysis of line-edge roughness in resist patterns and its transferability as origins of device performance degradation and variation
    Yamaguchi, A
    Fukuda, H
    Kawada, H
    Iizumi, T
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2003, 16 (03) : 387 - 393
  • [9] Effect of line edge roughness (LER) and line width roughness (LWR) on Sub-100 nm device performance
    Lee, JY
    Shin, J
    Kim, HW
    Woo, SG
    Cho, HK
    Han, WS
    Moon, JT
    ADVANCES IN RESIST TECHNOLOGY AND PROCESSING XXI, PTS 1 AND 2, 2004, 5376 : 426 - 433
  • [10] Study of line edge roughness on various types of gate-all-around field effect transistor
    Min, Jinhong
    Shin, Changhwan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (01)