An optimization of bus interconnects pitch for Low-power and reliable bus encoding schemea

被引:0
|
作者
Komatsu, Satoshi [1 ]
Fujita, Masahiro [1 ]
机构
[1] Univ Tokyo, VLSI Design & Educ Ctr, Tokyo, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Energy consumption is one of the most critical constraints in the current VLSI system designs. In addition, fault tolerance of VLSI systems is also one of the most important requirements in the current shrunk VLSI technologies. This paper presents low power and fault tolerant bus encoding methods considering coupling effects of bus interconnects. Experiments using SPEC2000 benchmark programs show that the proposed methods can effectively reduce signal transitions with fault tolerance. Moreover, the results show that the optimization of bus interconnects pitch can increase the effectiveness of the encoding method.
引用
收藏
页码:1723 / +
页数:2
相关论文
共 50 条
  • [41] On-Chip Bus Serialization Method for Low-Power Communications
    Lee, Jaesung
    ETRI JOURNAL, 2010, 32 (04) : 540 - 547
  • [42] BUS-INVERT CODING FOR LOW-POWER I/O
    STAN, MR
    BURLESON, WP
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (01) : 49 - 58
  • [43] Design theory and implementation for low-power segmented bus systems
    Jone, WB
    Wang, JS
    Lu, HI
    Hsu, IP
    Chen, JY
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2003, 8 (01) : 38 - 54
  • [44] Power effective bus encoding scheme with no crosstalk and minimized bus transitions
    Kim, Young Chul
    Lee, Youn Jin
    International Journal of Control and Automation, 2013, 6 (04): : 1 - 10
  • [45] Novel bus encoding scheme for RC coupled VLSI interconnects
    Verma, S.K.
    Kaushik, B.K.
    Communications in Computer and Information Science, 2011, 197 CCIS : 435 - 444
  • [46] Novel Bus Encoding Scheme for RC Coupled VLSI Interconnects
    Verma, S. K.
    Kaushik, B. K.
    TRENDS IN NETWORKS AND COMMUNICATIONS, 2011, 197 : 435 - +
  • [47] Bus-Encoding Schemes for Minimizing Delay in VLSI Interconnects
    Sainarayanan, K. S.
    Raghunandan, C.
    Srinivas, M. B.
    SBCCI2007: 20TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, 2007, : 184 - 189
  • [48] Power optimization of core-based systems by address bus encoding
    Benini, L
    De Micheli, G
    Macii, E
    Poncino, M
    Quer, S
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (04) : 554 - 562
  • [49] Address bus encoding techniques for system-level power optimization
    Benini, L
    De Micheli, G
    Macii, E
    Sciuto, D
    Silvano, C
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 861 - 866
  • [50] Optimization of throughput performance for low-power VLSI interconnects
    Deodhar, VV
    Davis, JA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (03) : 308 - 318