Performance-Constrained Voltage Assignment in Multiple Supply Voltage SoC Floorplanning

被引:1
作者
Wu, Meng-Chen [1 ]
Lu, Ming-Ching [2 ]
Chen, Hung-Ming [1 ]
Jou, Jing-Yang [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
[2] SpringSoft Inc, Hsinchu, Taiwan
关键词
Algorithms; Design; PLACEMENT;
D O I
10.1145/1640457.1640460
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Using voltage island methodology to reduce power consumption for System-on-a-Chip (SoC) designs has become more and more popular recently. Currently this approach has been considered either in system-level architecture or postplacement stage. Since hierarchical design and reusable intellectual property (IP) are widely used, it is necessary to optimize floorplanning/placement methodology considering voltage islands generation to solve power and critical path delay problems. In this article, we propose a floorplanning methodology considering voltage islands generation and performance constraints. Our method is flexible and can be extended to hierarchical design. The experimental results on some MCNC benchmarks show that our method is effective in meeting performance constraints and can simultaneously consider the tradeoff between power routing cost and total power dissipation.
引用
收藏
页数:17
相关论文
共 16 条
  • [1] CARBALLO BJ, 2003, P IEEE INT S LOW POW, P60
  • [2] Chang YC, 2000, DES AUT CON, P458
  • [3] CHING L, 2006, P IEEE ACM INT C COM, P641
  • [4] A design methodology for integrating IP into SOC systems
    Coussy, P
    Baganne, A
    Martin, E
    [J]. PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 307 - 310
  • [5] Guo P.-N., 1999, Proc. of ACM/IEEE Design Automation Conf, P268, DOI DOI 10.1145/309847.309928
  • [6] Hu JC, 2004, ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P180
  • [7] Temperature-aware voltage islands architecting in system-on-chip design
    Hung, WL
    Link, GM
    Xie, Y
    Vijaykrishnan, N
    Dhanwada, N
    Conner, J
    [J]. 2005 IEEE International Conference on Computer Design: VLSI in Computers & Processors, Proceedings, 2005, : 689 - 694
  • [8] Hwang W, 2003, IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, P422
  • [9] Managing power and performance for System-on-Chip designs using voltage islands
    Lackey, DE
    Zuchowski, PS
    Bednar, TR
    Stout, DW
    Gould, SW
    Cohn, JM
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 195 - 202
  • [10] LEE WP, 2006, P IEEE ACM INT C COM, P398