New schemes in clustered VLIW processors applied to turbo decoding

被引:6
作者
Ituero, Pablo [1 ]
Lopez-Vallejo, Marisa [1 ]
机构
[1] Univ Politecn Madrid, ETSI Telecomunicac, Ciudade Univ S-N, E-28040 Madrid, Spain
来源
IEEE 17TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS | 2006年
关键词
D O I
10.1109/ASAP.2006.48
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
State-of-the-art communication standards make extensive use of Turbo codes. The complex and power consuming designs that currently implement the turbo decoder expose the need for innovative solutions. In recent years the area of application specific processors has attracted the attention of the research community and important advances have been made possible. This work introduces an ASIP architecture for SISO Turbo decoding based on a dual-clustered VLIW processor The machine deals with instructions of up to 21 operands in an innovative way, the fetching and asserting of data is serialized and the addressing is automatized and transparent for the programmer An optimized architecture is achieved, flexible enough to comply with leading edge standards and adaptable to demanding hardware constraints.
引用
收藏
页码:291 / +
页数:2
相关论文
共 50 条
[31]   Reduced memory decoding schemes for turbo decoding based on storing the index of the state metric [J].
Zhan, Ming ;
Wu, Jun ;
Wen, Hong .
IET COMMUNICATIONS, 2014, 8 (12) :2095-2105
[32]   A New SBST Algorithm for Testing the Register File of VLIW Processors [J].
Sabena, Davide ;
Reorda, Matteo Sonza ;
Sterpone, Luca .
DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, :412-417
[33]   Tetris: A new register pressure control technique for VLIW processors [J].
Xu, Weifeng ;
Tessier, Russell .
ACM SIGPLAN NOTICES, 2007, 42 (07) :113-122
[34]   Tetris: A New Register Pressure Control Technique for VLIW Processors [J].
Xu, Weifeng ;
Tessier, Russell .
LCTES'07: PROCEEDINGS OF THE 2007 ACM SIGPLAN-SIGBED CONFERENCE ON LANGUAGES, COMPILERS, AND TOOLS FOR EMBEDDED SYSTEMS, 2007, :113-122
[35]   LICT: Left-uncompressed Instructions Compression Technique to Improve the Decoding Performance of VLIW Processors [J].
Bonny, Talal ;
Henkel, Joerg .
DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, :903-906
[36]   A new register file access architecture for software pipelining in VLIW processors [J].
Zhang, Yanjun ;
he, Hu ;
Sun, Yihe .
ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, :627-630
[37]   Turbo decoding for a new DVD recording system [J].
Tsai, HF ;
Lin, YY .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (03) :864-871
[38]   New schedules for information processing in turbo decoding [J].
Meshkat, P ;
Villasenor, JD .
1998 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY - PROCEEDINGS, 1998, :118-118
[39]   On the new stopping criteria of iterative turbo decoding by using decoding threshold [J].
Li, Fan-Min ;
Wu, An-Yeu .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2007, 55 (11) :5506-5516
[40]   ''Turbo'' decoding with unequal error protection applied to GSM speech coding [J].
Burkert, F ;
Caire, G ;
Hagenauer, J ;
Hindelang, T ;
Lechner, G .
IEEE GLOBECOM 1996 - CONFERENCE RECORD, VOLS 1-3: COMMUNICATIONS: THE KEY TO GLOBAL PROSPERITY, 1996, :2044-2048