New schemes in clustered VLIW processors applied to turbo decoding

被引:6
作者
Ituero, Pablo [1 ]
Lopez-Vallejo, Marisa [1 ]
机构
[1] Univ Politecn Madrid, ETSI Telecomunicac, Ciudade Univ S-N, E-28040 Madrid, Spain
来源
IEEE 17TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS | 2006年
关键词
D O I
10.1109/ASAP.2006.48
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
State-of-the-art communication standards make extensive use of Turbo codes. The complex and power consuming designs that currently implement the turbo decoder expose the need for innovative solutions. In recent years the area of application specific processors has attracted the attention of the research community and important advances have been made possible. This work introduces an ASIP architecture for SISO Turbo decoding based on a dual-clustered VLIW processor The machine deals with instructions of up to 21 operands in an innovative way, the fetching and asserting of data is serialized and the addressing is automatized and transparent for the programmer An optimized architecture is achieved, flexible enough to comply with leading edge standards and adaptable to demanding hardware constraints.
引用
收藏
页码:291 / +
页数:2
相关论文
共 50 条
  • [21] Efficient resources assignment schemes for clustered multitheaded processors
    Latorre, Fernando
    Gonzalez, Jose
    Gonzalez, Antonio
    [J]. 2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 893 - 904
  • [22] Variable-based multi-module data caches for clustered VLIW processors
    Gibert, E
    Abella, J
    Sánchez, J
    Vera, X
    González, A
    [J]. PACT 2005: 14TH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 2005, : 207 - 217
  • [23] Flexible compiler-managed L0 buffers for clustered VLIW processors
    Gibert, E
    Sánchez, J
    González, A
    [J]. 36TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, 2003, : 315 - 325
  • [24] Energy-efficient H.264 video decoding on VLIW embedded processors
    Hu, Y
    Li, Q
    Kuo, CCJ
    [J]. EMBEDDED PROCESSORS FOR MULTIMEDIA AND COMMUNICATIONS II, 2005, 5683 : 9 - 20
  • [25] Exploring energy-performance trade-offs for heterogeneous interconnect clustered VLIW processors
    Nagpal, Rahul
    Srikant, Y. N.
    [J]. HIGH PERFORMANCE COMPUTING - HIPC 2006, PROCEEDINGS, 2006, 4297 : 497 - +
  • [26] An Efficient WCET-Aware Instruction Scheduling and Register Allocation Approach for Clustered VLIW Processors
    Su, Xuesong
    Wu, Hui
    Xue, Jingling
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2017, 16
  • [27] New stopping criterion of turbo decoding for turbo processing
    Cho, DK
    Kang, BG
    Park, YS
    Whang, KC
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 2004, E87B (01) : 161 - 164
  • [28] OFDM systems with differential modulation schemes and turbo decoding techniques
    Rohling, Hermann
    May, Thomas
    [J]. International Zurich Seminar on Digital Communications, 2000, : 251 - 255
  • [29] Joint detection and decoding Schemes for Turbo coded SCMA systems
    Zhang, Zhenbing
    Han, Kaining
    Hu, Jianhao
    Chen, Jienan
    [J]. 2016 IEEE GLOBECOM WORKSHOPS (GC WKSHPS), 2016,
  • [30] Multistage turbo decoding for multilevel superposition coded modulation schemes
    Pellenz, ME
    Portugheis, J
    [J]. 2000 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, PROCEEDINGS, 2000, : 221 - 221